

#### Important notice

Dear Customer,

On 7 February 2017 the former NXP Standard Product business became a new company with the tradename **Nexperia**. Nexperia is an industry leading supplier of Discrete, Logic and PowerMOS semiconductors with its focus on the automotive, industrial, computing, consumer and wearable application markets

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

Instead of <a href="http://www.nxp.com">http://www.nxp.com</a>, <a href="http://www.semiconductors.philips.com/">http://www.nxp.com</a>, <a href="http://www.nxp.com">http://www.nxp.com</a>, <

Instead of sales.addresses@www.nxp.com or sales.addresses@www.semiconductors.philips.com, use salesaddresses@nexperia.com (email)

Replace the copyright notice at the bottom of each page or elsewhere in the document, depending on the version, as shown below:

- © NXP N.V. (year). All rights reserved or © Koninklijke Philips Electronics N.V. (year). All rights reserved

Should be replaced with:

- © Nexperia B.V. (year). All rights reserved.

If you have any questions related to the data sheet, please contact our nearest sales office via e-mail or telephone (details via <u>salesaddresses@nexperia.com</u>). Thank you for your cooperation and understanding,

Kind regards,

Team Nexperia

## INTEGRATED CIRCUITS

## DATA SHEET

# CBT3125 Quadruple FET bus switch

Product data 2001 Dec 12

File under Integrated Circuits — ICL03





## Quadruple FET bus switch

**CBT3125** 

#### **DESCRIPTION**

The CBT3125 quadruple FET bus switch features independent line switches. Each switch is disabled when the associated Output Enable ( $\overline{OE}$ ) input is HIGH.

#### **FEATURES**

- Standard '125-type pinout (D, DB, and PW packages)
- 5  $\Omega$  switch connection between two ports
- TTL-compatible input levels
- Latch-up testing is done to JESDEC Standard JESD78 which exceeds 500 mA
- ESD protection exceeds 2000 V HBM per JESD22-A114, 200 V MM per JESD22-A115, and 1000 V CDM per JESD22-C101

#### PIN CONFIGURATION



Figure 1. SO14, SSOP14, and TSSOP14



NC = no internal connection

Figure 2. SSOP(QSOP)16

#### ORDERING INFORMATION

| PACKAGES                  | TEMPERATURE RANGE | ORDER CODE | DRAWING NUMBER |
|---------------------------|-------------------|------------|----------------|
| 14-Pin Plastic SO         | –40 to +85 °C     | CBT3125D   | SOT108-1       |
| 14-Pin Plastic SSOP       | –40 to +85 °C     | CBT3125DB  | SOT337-1       |
| 16-Pin Plastic SSOP(QSOP) | –40 to +85 °C     | CBT3125DS  | SOT519-1       |
| 14-Pin Plastic TSSOP      | –40 to +85 °C     | CBT3125PW  | SOT402-1       |

Standard packing quantities and other packaging data is available at www.philipslogic.com/packaging.

## Quadruple FET bus switch

**CBT3125** 

#### LOGIC DIAGRAM



#### **FUNCTION TABLE (each bus switch)**

| INPUT<br>OE | FUNCTION   |
|-------------|------------|
| L           | A = B      |
| Н           | disconnect |

Pin numbers shown are for 14-pin package-types.

Figure 3. CBT3125 logic diagram (positive logic)

#### ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

Over operating free-air temperature range, unless otherwise noted.

| SYMBOL           | PARAMETER                  | CONDITIONS           | MIN. | MAX. | UNIT |
|------------------|----------------------------|----------------------|------|------|------|
| V <sub>CC</sub>  | supply voltage range       |                      | -0.5 | 7    | V    |
| VI               | input voltage range        | see Note 2           | -0.5 | 7    | V    |
|                  | continuous channel current |                      | _    | 128  | mA   |
| Ι <sub>Κ</sub>   | input clamp current        | V <sub>I/O</sub> < 0 | _    | -50  | mA   |
| T <sub>stg</sub> | storage temperature range  |                      | -65  | +150 | °C   |

#### NOTES

- Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- 2. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
- 3. The package thermal impedance is calculated in accordance with JESD 51-7.

#### RECOMMENDED OPERATING CONDITIONS<sup>1</sup>

| SYMBOL           | PARAMETER                                 | CONDITIONS | MIN. | MAX. | UNIT |
|------------------|-------------------------------------------|------------|------|------|------|
| V <sub>CC</sub>  | supply voltage                            |            | 4.5  | 5.5  | V    |
| $V_{IH}$         | high-level control input voltage          |            | 2    | _    | V    |
| $V_{IL}$         | low-level control input voltage           |            | _    | 0.8  | V    |
| T <sub>amb</sub> | operating ambient temperature in free-air |            | -40  | +85  | °C   |

#### NOTE

1. All unused control inputs of the device must be held at  $V_{CC}$  or GND to ensure proper device operation.

2001 Dec 12

## Quadruple FET bus switch

**CBT3125** 

#### DC ELECTRICAL CHARACTERISTICS

Over recommended operating free-air temperature range, unless otherwise noted.

| SYMBOL               | PARAMETER                                        |                | CONDITIONS                                                                                | MIN. | TYP.1 | MAX. | UNIT |
|----------------------|--------------------------------------------------|----------------|-------------------------------------------------------------------------------------------|------|-------|------|------|
| V <sub>IK</sub>      | Input clamp voltage                              |                | V <sub>CC</sub> = 4.5 V;<br>I <sub>I</sub> = –18 mA                                       | _    | _     | -1.2 | V    |
| II                   | Input leakage current                            |                | V <sub>CC</sub> = 5.5 V;<br>V <sub>I</sub> = 5.5 V or GND                                 | _    | _     | ±1   | μΑ   |
| I <sub>CC</sub>      | Quiescent supply current                         | _              | $V_{CC} = 5.5 \text{ V}; I_{O} = 0;$<br>$V_{I} = V_{CC} \text{ or GND}$                   | -    | -     | 3    | μΑ   |
| Δl <sub>CC</sub>     | Additional supply current per input pin (Note 2) | control inputs | V <sub>CC</sub> = 5.5 V;<br>one input at 3.4 V,<br>other inputs at V <sub>CC</sub> or GND |      |       | 2.5  | mA   |
| C <sub>I</sub>       | Input capacitance                                | control inputs | V <sub>I</sub> = 3 V or 0                                                                 | _    | 1.7   | _    | pF   |
| C <sub>IO(OFF)</sub> | Power-off leakage current                        |                | $V_O = 3 \text{ V or 0; } \overline{OE} = V_{CC}$                                         | _    | 3.4   | _    | pF   |
| $V_{P}$              | Pass gate voltage                                |                | V <sub>CC</sub> = 5.0 V; V <sub>I</sub> = 5.0 V                                           | _    | 3.8   | _    | V    |
|                      |                                                  |                | V <sub>CC</sub> = 4.5 V; V <sub>I</sub> = 0 V;<br>I <sub>I</sub> = 64 mA                  | _    | 5     | 7    | Ω    |
| r <sub>on</sub>      | On-resistance (Note 3)                           |                | V <sub>CC</sub> = 4.5 V; V <sub>I</sub> = 0 V;<br>I <sub>I</sub> = 30 mA                  | _    | 5     | 7    | Ω    |
|                      |                                                  |                | $V_{CC} = 4.5 \text{ V}; V_I = 2.4 \text{ V};$<br>$I_I = -15 \text{ mA}$                  | _    | 10    | 15   | Ω    |

#### NOTES:

- All typical values are at V<sub>CC</sub> = 5 V, unless otherwise noted. T<sub>amb</sub> = 25 °C.
   This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND.
   Measured by the voltage drop between the A and the B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals.

#### **AC CHARACTERISTICS**

 $T_{amb}$  = -40 to +85 °C;  $C_L$  = 50 pF, unless otherwise noted.

| SYMBOL           | PARAMETER                                   | FROM    | то       | V <sub>CC</sub> = 5 | UNIT |       |  |
|------------------|---------------------------------------------|---------|----------|---------------------|------|-------|--|
| STWIBUL          | PARAMETER                                   | (INPUT) | (OUTPUT) | Min                 | Max  | 0.411 |  |
| t <sub>pd</sub>  | Propagation delay <sup>1</sup>              | A or B  | B or A   | _                   | 0.25 | ns    |  |
| t <sub>en</sub>  | Output enable time to High and Low level    | ŌĒ      | A or B   | 1.0                 | 5.4  | ns    |  |
| t <sub>dis</sub> | Output disable time from High and Low level | ŌĒ      | A or B   | 1                   | 4.7  | ns    |  |

#### NOTE:

2001 Dec 12

<sup>1.</sup> This parameter is warranted but not production tested. The propagation delay is based on the RC time constant of the typical on-state resistance of the switch and a load capacitance of 50 pF, when driven by an ideal voltage source (zero output impedance).

## Quadruple FET bus switch

**CBT3125** 

#### **AC WAVEFORMS**

 $V_M$  = 1.5 V,  $V_{IN}$  = GND to 3.0V



t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>od</sub>.

Waveform 1. Input to Output Propagation Delays



 $t_{\mbox{\scriptsize PLZ}}$  and  $t_{\mbox{\scriptsize PHZ}}$  are the same as  $t_{\mbox{\scriptsize dis}}.$ 

 $t_{\mbox{\scriptsize PZL}}$  and  $t_{\mbox{\scriptsize PZH}}$  are the same as  $t_{\mbox{\scriptsize en}}$ .

Waveform 2. Output Enable and Disable Times

#### **TEST CIRCUIT**



 $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .

#### NOTES:

- 1. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O$  = 50  $\Omega$ ,  $t_r \leq$  2.5 ns,  $t_r \leq$  2.5 ns
- The outputs are measured one at a time with one transition per measurement.

## Quadruple FET bus switch

**CBT3125** 

### SO14: plastic small outline package; 14 leads; body width 3.9 mm

SOT108-1





#### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С                | D <sup>(1)</sup> | E <sup>(1)</sup> | e     | HE             | L     | Lp             | Q              | >    | w    | у     | Z <sup>(1)</sup> | θ  |
|--------|-----------|----------------|----------------|----------------|--------------|------------------|------------------|------------------|-------|----------------|-------|----------------|----------------|------|------|-------|------------------|----|
| mm     | 1.75      | 0.25<br>0.10   | 1.45<br>1.25   | 0.25           | 0.49<br>0.36 | 0.25<br>0.19     | 8.75<br>8.55     | 4.0<br>3.8       | 1.27  | 6.2<br>5.8     | 1.05  | 1.0<br>0.4     | 0.7<br>0.6     | 0.25 | 0.25 | 0.1   | 0.7<br>0.3       | 8° |
| inches | 0.069     | 0.010<br>0.004 | 0.057<br>0.049 | 0.01           |              | 0.0100<br>0.0075 | 0.35<br>0.34     | 0.16<br>0.15     | 0.050 | 0.244<br>0.228 | 0.041 | 0.039<br>0.016 | 0.028<br>0.024 | 0.01 | 0.01 | 0.004 | 0.028<br>0.012   | 00 |

#### Note

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

| OUTLINE  |        | REFER  | EUROPEAN | ISSUE DATE |            |                                 |
|----------|--------|--------|----------|------------|------------|---------------------------------|
| VERSION  | IEC    | JEDEC  | EIAJ     |            | PROJECTION | ISSUE DATE                      |
| SOT108-1 | 076E06 | MS-012 |          |            | €          | <del>97-05-22</del><br>99-12-27 |

## Quadruple FET bus switch

**CBT3125** 

SSOP14: plastic shrink small outline package; 14 leads; body width 5.3 mm

SOT337-1









#### DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | Ьp           | С            | D (1)      | E <sup>(1)</sup> | е    | HE         | L    | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|----------------|--------------|--------------|------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 2.0       | 0.21<br>0.05   | 1.80<br>1.65   | 0.25           | 0.38<br>0.25 | 0.20<br>0.09 | 6.4<br>6.0 | 5.4<br>5.2       | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 1.4<br>0.9       | 8°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |           | REFER  | EUROPEAN | ISSUE DATE |            |                                  |  |
|----------|-----------|--------|----------|------------|------------|----------------------------------|--|
| VERSION  | IEC JEDEC |        | EIAJ     |            | PROJECTION | ISSUE DATE                       |  |
| SOT337-1 |           | MO-150 |          |            |            | <del>-90-01-18</del><br>99-12-27 |  |

## Quadruple FET bus switch

**CBT3125** 

SSOP16: plastic shrink small outline package; 16 leads; body width 3.9 mm; lead pitch 0.635 mm

SOT519-1



#### DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | b <sub>p</sub> | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | е     | HE         | L   | Lp           | v   | w    | у    | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|----------------|----------------|--------------|------------------|------------------|-------|------------|-----|--------------|-----|------|------|------------------|----------|
| mm   | 1.73      | 0.25<br>0.10   | 1.55<br>1.40   | 0.25           | 0.31<br>0.20   | 0.25<br>0.18 | 5.0<br>4.8       | 4.0<br>3.8       | 0.635 | 6.2<br>5.8 | 1.0 | 0.89<br>0.41 | 0.2 | 0.18 | 0.09 | 0.18<br>0.05     | 8°<br>0° |

scale

#### Note

1. Plastic or metal protrusions of 0.20 mm maximum per side are not included.

| OUTLINE  |     | REFER | EUROPEAN | ISSUE DATE |            |            |
|----------|-----|-------|----------|------------|------------|------------|
| VERSION  | IEC | JEDEC | EIAJ     |            | PROJECTION | 1330E DATE |
| SOT519-1 |     |       |          |            |            | 99-05-04   |

## Quadruple FET bus switch

**CBT3125** 

TSSOP14: plastic thin shrink small outline package; 14 leads; body width 4.4 mm

SOT402-1











#### **DIMENSIONS (mm are the original dimensions)**

| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С          | D (1)      | E <sup>(2)</sup> | е    | HE         | L   | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|----------------|--------------|------------|------------|------------------|------|------------|-----|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 1.10      | 0.15<br>0.05   | 0.95<br>0.80   | 0.25           | 0.30<br>0.19 | 0.2<br>0.1 | 5.1<br>4.9 | 4.5<br>4.3       | 0.65 | 6.6<br>6.2 | 1.0 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.72<br>0.38     | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | EUROPEAN | ISSUE DATE |            |                                  |  |
|----------|-----|--------|----------|------------|------------|----------------------------------|--|
| VERSION  | IEC | JEDEC  | EIAJ     |            | PROJECTION | ISSUE DATE                       |  |
| SOT402-1 |     | MO-153 |          |            |            | <del>-95-04-04</del><br>99-12-27 |  |

## Quadruple FET bus switch

CBT3125

#### Data sheet status

| Data sheet status [1] | Product<br>status <sup>[2]</sup> | Definitions                                                                                                                                                                                                                                                                                                            |
|-----------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective data        | Development                      | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                            |
| Preliminary data      | Qualification                    | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.                                     |
| Product data          | Production                       | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Changes will be communicated according to the Customer Product/Process Change Notification (CPCN) procedure SNW-SQ-650A. |

<sup>[1]</sup> Please consult the most recently issued data sheet before initiating or completing a design.

#### **Definitions**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **Disclaimers**

**Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

#### **Contact information**

For additional information please visit

http://www.semiconductors.philips.com. Fax: +31 40 27 24825

For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com.

© Koninklijke Philips Electronics N.V. 2001 All rights reserved. Printed in U.S.A.

Date of release: 12-01

Document order number: 9397 750 09218

Let's make things better.

Philips Semiconductors





<sup>[2]</sup> The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.