# 18-BIT, 600-kHz, FULLY DIFFERENTIAL PSEUDO-BIPOLAR INPUT, MICROPOWER SAMPLING ANALOG-TO-DIGITAL CONVERTER WITH SERIAL INTERFACE AND REFERENCE ### **FEATURES** - 600-kHz Sample Rate - ±1.25 LSB Typ, ±3 LSB Max INL - 18-Bit NMC Ensured Over Temperature - SINAD 96 dB, SFDR 120 dB at f<sub>i</sub> = 1 kHz - High-Speed Serial Interface up to 40 MHz - Onboard Reference Buffer - Onboard 4.096-V Reference - Pseudo-Bipolar Input, up to ±4.2 V - Onboard Conversion Clock - Zero Latency - Wide Digital Supply - Low Power - 115 mW at 600 kHz - 15 mW During Nap Mode - 10 μW During Power Down - 28-Pin 6 × 6 QFN Package ### **APPLICATIONS** - Medical Instruments - Optical Networking - Transducer Interface - High Accuracy Data Acquisition Systems - Magnetometers ### **DESCRIPTION** The ADS8382 is a high performance 18-bit, 600-kHz A/D converter with fully differential, pseudo-bipolar input. The device includes an 18-bit capacitor-based SAR A/D converter with inherent sample and hold. The ADS8382 offers a high-speed CMOS serial interface with clock speeds up to 40 MHz. The ADS8382 is available in a 28 lead $6 \times 6$ QFN package and is characterized over the industrial $-40^{\circ}$ C to 85°C temperature range. ### **High Speed SAR Converter Family** | Type/Speed | 500 kHz | ~ 600 kHz | 750 kHZ | 1 MHz | 1.25 MHz | 2 MHz | 3 MHz | 4 MHz | |-----------------------------------|---------|-------------|---------|---------|-------------|---------|---------|---------| | 18-Bit Pseudo-Diff | ADS8383 | ADS8381 | | | | | | | | 16-Bit Pseudo-Dill | | ADS8380 (S) | | | | | | | | 18-Bit Pseudo-Bipolar, Fully Diff | | ADS8382 (S) | | | | | | | | 16-Bit Pseudo-Diff | | | ADS8371 | | ADS8401/05 | ADS8411 | | | | 16-Bit Pseudo-Bipolar, Fully Diff | | | | | ADS8402/06 | ADS8412 | | | | 14-Bit Pseudo-Diff | | | | | ADS7890 (S) | | ADS7891 | | | 12-Bit Pseudo-Diff | | | | ADS7886 | | | | ADS7881 | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ### ORDERING INFORMATION(1) | MODEL | MAXIMUM<br>INTEGRAL<br>LINEARITY<br>(LSB) | MAXIMUM<br>DIFFERENTIAL<br>LINEARITY<br>(LSB) | NO<br>MISSING<br>CODES<br>RESOLUTION<br>(BIT) | PACKAGE<br>TYPE | PACKAGE<br>DESIGNATOR | TEMPERA-<br>TURE<br>RANGE | ORDERING<br>INFORMATION | TRANSPORT<br>MEDIA<br>QUANTITY | |-----------|-------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------|----------------------------|---------------------------|-------------------------|--------------------------------| | ADS8382I | 382I ±5 -2/2.5 17 28 Pin RHP | | -40°C to 85°C | ADS8382IRHPT | Small Tape and<br>Reel 250 | | | | | AD363621 | ±5 | -2/2.5 | 17 | 6×6 QFN | FN 14.11 10 0 to 00 0 | ADS8382IRHPR | Tape and Reel<br>1000 | | | VD66363IB | ±2 | 1/1 E | 18 | 28 Pin | DUD | -40°C to 85°C | ADS8382IBRHPT | Small Tape and<br>Reel 250 | | ADS8382IB | ±3 | ±3 -1/1.5 | 10 | 6×6 QFN | RHP | -40 C (0 85°C | ADS8382IBRHPR | Tape and<br>Reel 1000 | <sup>(1)</sup> For the most current specifications and package information, refer to our web site at www.ti.com ### **ABSOLUTE MAXIMUM RATINGS** over operating free-air temperature range (unless otherwise noted)(1) | | | UNIT | | | |--------------------------------------------|-----------------------------------|--------------------------------|--|--| | | +IN to AGND | -0.3 V to +VA + 0.3 V | | | | Maltana | -IN to AGND | -0.3 V to +VA + 0.3 V | | | | Voltage | +VA to AGND | -0.3 V to 7 V | | | | | +VBD to BDGND | −0.3 V to 7 V | | | | Digital input voltage to BDGND | | -0.3 V to +VBD + 0.3 V | | | | Digital input voltage to +VA | | +0.3 V | | | | Operating free-air temperature | range, T <sub>A</sub> | −40°C to 85°C | | | | Storage temperature range, T <sub>st</sub> | 9 | −65°C to 150°C | | | | Junction temperature (T <sub>J</sub> max) | | 150°C | | | | OFN poekees | Power dissipation | $(T_J \max - T_A)/\theta_{JA}$ | | | | QFN package | θ <sub>JA</sub> thermal impedance | 86°C/W | | | | I and town out we had sing | Vapor phase (60 sec) | 215°C | | | | Lead temperature, soldering | Infrared (15 sec) | 220°C | | | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### **SPECIFICATIONS** At $-40^{\circ}$ C to $85^{\circ}$ C, +VA = +5 V, +VBD = +5 V or +VBD = +2.7 V, using internal or external reference, $f_{SAMPLE} = 600$ kHz, unless otherwise noted. (All performance parameters are valid only after device has properly resumed from power down, Table 2.) | | | | ADS8382IB | | | ADS8382I | | | | | |-------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------|----------------------------|-------|----------------------------|----------------------------|------|----------------------------|----------|--| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | | ANALO | G INPUT | | | | | | | | | | | | Full-scale input voltage <sup>(1)</sup> | +IN - (-IN) | -V <sub>ref</sub> | | $V_{ref}$ | -V <sub>ref</sub> | | $V_{ref}$ | ٧ | | | | Al I | +IN | -0.2 | | V <sub>ref</sub> + 0.2 | -0.2 | | V <sub>ref</sub> + 0.2 | | | | | Absolute input voltage | -IN | -0.2 | | V <sub>ref</sub> + 0.2 | -0.2 | | V <sub>ref</sub> + 0.2 | V | | | | Input common mode range | | (V <sub>ref</sub> /2) -0.2 | | (V <sub>ref</sub> /2) +0.2 | (V <sub>ref</sub> /2) -0.2 | | (V <sub>ref</sub> /2) +0.2 | V | | | | Sampling capacitance<br>(measured between +IN<br>to AGND and -IN to<br>AGND) | | | 40 | | | 40 | | pF | | | | Input leakage current | | | 1 | | | 1 | | nA | | | SYSTE | / PERFORMANCE | 1 | | | | II. | | | | | | | Resolution | | | 18 | | | 18 | | Bits | | | | No missing codes | | 18 | | | 17 | | | Bits | | | INII | 1-411::(2)(3)(4) | Quiet zones observed | -3 | ±1.25 | 3 | -5 | | 5 | LSB | | | INL | Integral linearity <sup>(2)(3)(4)</sup> | Quiet zones not observed | | ±2 | | | | | (18 bit) | | | DNL Differential linearity <sup>(3)</sup> | Diff(3) | Quiet zones observed | -1 | ±0.6 | 1.5 | -2 | | 2.5 | LSB | | | | Differential linearity (3) | Quiet zones not observed | | ±1.25 | | | | | (18 bit) | | | Eo | Offset error (3) | | -0.75 | ±0.25 | 0.75 | -1.5 | | 1.5 | mV | | | E <sub>G</sub> | Gain error <sup>(3)(5)</sup> | | -0.075 | | 0.075 | -0.1 | | 0.1 | %FS | | | | Common mode rejection | At DC | | 80 | | | 80 | | | | | CMRR | Common-mode rejection ratio | $[+IN + (-IN)]/2 = 50 \text{ mV}_{p-p}$<br>at 1 MHz + DC of $V_{ref}/2$ | | 55 | | | 55 | | dB | | | | Noise | At 00000H output code | | 40 | | | 40 | | μV RMS | | | PSRR | DC Power supply rejection ratio | At 10000H output code | | 55 | | | 55 | | dB | | | SAMPL | NG DYNAMICS | | | | | | | | | | | | Conversion time | | | | 1.16 | | | 1.16 | μs | | | | Acquisition time | | 0.50 | | 1000 | 0.50 | | 1000 | μs | | | | Throughput rate | | | | 600 | | | 600 | kHz | | | | Aperture delay | | | | 10 | | | 10 | ns | | | | Aperture jitter | | | 12 | | | 12 | | ps RMS | | | | Step response | (6) | | 400 | | | 400 | | ns | | | | Overvoltage recovery | | | 400 | | | 400 | | ns | | | DYNAM | IC CHARACTERISTICS | | | | | | | | | | | | | $VIN = 8 V_{p-p}$ at 1 kHz | | -116 | | | -116 | | | | | THD | Total harmonic distortion (3)(7) | VIN = 8 V <sub>p-p</sub> at 10 kHz | | -115 | | | -115 | | dB | | | | uistortion(*/*/ | VIN = 8 V <sub>p-p</sub> at 100 kHz | | -96 | | | -96 | | | | | | | VIN = 8 V <sub>p-p</sub> at 1 kHz | | 96 | | | 96 | | | | | SNR | Signal-to-noise ratio(3) | VIN = 8 V <sub>p-p</sub> at 10 kHz | | 95 | | | 95 | | dB | | | | | VIN = 8 V <sub>p-p</sub> at 100 kHz | | 94 | | | 94 | · | | | - (1) Ideal input span; does not include gain or offset error. - (2) LSB means least significant bit. - (3) Measured using analog input circuit in Figure 54 and digital stimulus in Figure 58 and Figure 59 and reference voltage of 4.096 V. - (4) This is endpoint INL, not best fit. - 5) Measured using external reference source so does not include internal reference voltage error or drift. - (6) Defined as sampling time necessary to settle an initial error of 2Vref on the sampling capacitor to a final error of 1 LSB at 18-bit level. Measured using the input circuit in Figure 54. - (7) Calculated on the first nine harmonics of the input frequency. ### **SPECIFICATIONS** (continued) At $-40^{\circ}$ C to $85^{\circ}$ C, +VA = +5 V, +VBD = +5 V or +VBD = +2.7 V, using internal or external reference, $f_{SAMPLE} = 600$ kHz, unless otherwise noted. (All performance parameters are valid only after device has properly resumed from power down, Table 2.) | | DADAMETER | TEST SOURITIONS | AI | DS8382IB | | | ADS8382I | | | |----------------------|----------------------------------------------------|-------------------------------------|-----------|----------|------------|-----------|----------|------------|--------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | | | VIN = 8 V <sub>p-p</sub> at 1 kHz | | 96 | | | 96 | | | | SINAD | Signal-to-noise<br>+ distortion <sup>(3) (7)</sup> | VIN = 8 V <sub>p-p</sub> at 10 kHz | | 95 | | | 95 | | dB | | | - diotordon | $VIN = 8 V_{p-p}$ at 100 kHz | | 92 | | | 92 | | | | | | VIN = 8 V <sub>p-p</sub> at 1 kHz | | 120 | | | 120 | | | | SFDR | Spurious free dynamic range <sup>(3)</sup> | VIN = 8 V <sub>p-p</sub> at 10 kHz | | 120 | | | 120 | | dB | | | Tange | VIN = 8 V <sub>p-p</sub> at 100 kHz | | 99 | | | 99 | | | | | -3dB Small signal bandwidth | | | 75 | | | 75 | | MHz | | REFERE | ENCE INPUT | ı | | | | | | " | | | $V_{ref}$ | Reference voltage input range | | 2.5 | 4.096 | 4.2 | 2.5 | 4.096 | 4.2 | V | | | Resistance <sup>(8)</sup> | | | 10 | | | 10 | | MΩ | | INTERN | AL REFERENCE OUTPUT | • | | | | | | | | | $V_{ref}$ | Reference voltage range | IOUT = 0 A, T <sub>A</sub> = 30°C | 4.088 | 4.096 | 4.104 | 4.088 | 4.096 | 4.104 | V | | | Source current | Static load | | | 10 | | | 10 | μΑ | | | Line regulation | +VA = 4.75 V to 5.25 V | | 2.5 | | | 2.5 | | mV | | | Drift | IOUT = 0 A | | 25 | | | 25 | | ppm/°C | | DIGITAL | INPUT/OUTPUT | | | | , | | | | | | | Logic family CMOS | | | | | | | | | | V <sub>IH</sub> | High level input voltage | | +VBD - 1 | | +VBD + 0.3 | +VBD - 1 | | +VBD + 0.3 | V | | $V_{IL}$ | Low level input voltage | | -0.3 | | 0.8 | -0.3 | | 0.8 | V | | $V_{OH}$ | High level output voltage | I <sub>OH</sub> = 2 TTL loads | +VBD -0.6 | | | +VBD -0.6 | | | V | | $V_{OL}$ | Low level output voltage | I <sub>OL</sub> = 2 TTL loads | | | 0.4 | | | 0.4 | V | | | Data format 2's compleme | ent (MSB first) | | | | | | | | | POWER | SUPPLY REQUIREMENT | s | | | | | | | | | | Power supply +VA | | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | V | | | voltage +VBD | | 2.7 | 3.3 | 5.25 | 2.7 | 3.3 | 5.25 | V | | I <sub>CC</sub> | Supply current, 600-kHz sample rate (9) | +VA = 5 V | | 22 | 25 | | 22 | 25 | mA | | POWER | DOWN | | | | | | | | | | I <sub>CC(PD)</sub> | Supply current, power down | | | 2 | | | 2 | | μΑ | | NAP MC | DDE | | | | | | | " | | | I <sub>CC(NAP)</sub> | Supply current, nap mode | | | 3 | | | 3 | | mA | | | Power-up time from nap | | | | 300 | | | 300 | ns | | TEMPE | RATURE RANGE | | | | | | | " | | | | Specified performance | | -40 | | 85 | -40 | | 85 | °C | <sup>(8)</sup> Can vary +/-30%. <sup>(9)</sup> This includes only +VA current. With +VBD = 5 V, +VBD current is typically 1 mA with a 10-pF load capacitance on the digital output pins. ### TIMING REQUIREMENTS (1)(2)(3)(4)(5)(6) | | DADAMETER | ADS8382 | 2I/ADS838 | 2IB | | REF | | |---------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------|-----------|------|-------|------------------------------|--| | | PARAMETER | MIN | TYP | MAX | UNIT | FIGURE | | | t <sub>conv</sub> | Conversion time | 1000 | | 1160 | ns | 43,44,<br>45,46 | | | t <sub>acq1</sub> | Acquisition time in normal mode | 0.5 | | 1000 | μs | 43,44,46 | | | t <sub>acq2</sub> | Acquisition time in nap mode ( $t_{acq2} = t_{acq1} + t_{d18}$ ) | 0.8 | | 1000 | μs | 45 | | | CONV | ERSION AND SAMPLING | | | | | | | | t <sub>quiet1</sub> | Quite sampling time (last toggle of interface signals to convert start command) (6) | 30 | | | ns | 42,43,44,<br>45,47,48,<br>49 | | | t <sub>quiet2</sub> | Quite sampling time (convert start command to first toggle of interface signals) (6) | 10 | | | ns | 42,43,44,<br>45,47,48,<br>49 | | | t <sub>quiet3</sub> | Quite conversion time (last toggle of interface signals to fall of BUSY) <sup>(6)</sup> | 600 | | | ns | 42,43,44,<br>45,47,49 | | | t <sub>su1</sub> | Setup time, CONVST before BUSY fall | 15 | | | ns | 43 | | | t <sub>su2</sub> | Setup time, CS before BUSY fall (only for conversion/sampling control) | 20 | | | ns | 42,43 | | | t <sub>su4</sub> | Setup time, CONVST before CS rise (so CONVST can be recognized) | 5 | | | ns | 43,44,46 | | | t <sub>h1</sub> | Hold time, CS after BUSY fall (only for conversion/sampling control) | 0 | | | ns | 43 | | | t <sub>h3</sub> | Hold time, CONVST after CS rise | 7 | | | ns | 45 | | | t <sub>h4</sub> | Hold time, $\overline{\text{CONVST}}$ after $\overline{\text{CS}}$ fall (to ensure width of $\overline{\text{CONVST\_QUAL}})^{(4)}$ | 20 | | | ns | 44 | | | t <sub>w1</sub> | CONVST pulse duration | 20 | | | ns | 45 | | | t <sub>w2</sub> | CS pulse duration | 10 | | | ns | 43,44 | | | t <sub>w5</sub> | Pulse duration, time between conversion start command and conversion abort command to successfully abort the ongoing conversion | | | 1000 | ns | 46 | | | DATA | READ OPERATION | | | | | | | | t <sub>cyc</sub> | SCLK period | 25 | | | ns | 47,48,49 | | | | SCLK duty cycle | 40% | | 60% | | | | | t <sub>su5</sub> | Setup time, CS fall before first SCLK fall | 10 | | | ns | 47 | | | t <sub>su6</sub> | Setup time, $\overline{\text{CS}}$ fall before FS rise | 7 | | | ns | 48,49 | | | t <sub>su7</sub> | Setup time, FS fall before first SCLK fall | 7 | | | ns | 48,49 | | | t <sub>h5</sub> | Hold time, $\overline{\text{CS}}$ fall after SCLK fall | 3 | | | ns | 47 | | | t <sub>h6</sub> | Hold time, FS fall after SCLK fall | 7 | | | ns | 48,49 | | | t <sub>su2</sub> | Setup time, CS fall before BUSY fall (only for read control) | 20 | | | ns | 42,47 | | | t <sub>su3</sub> | Setup time, FS fall before BUSY fall (only for read control) | 20 | | | ns | 42,49 | | | t <sub>h2</sub> | Hold time, $\overline{\text{CS}}$ fall after BUSY fall (only for read control) | | | ns | 42,47 | | | | t <sub>h8</sub> | Hold time, FS fall after BUSY fall (only for read control) | 15 | | | ns | 42,49 | | | t <sub>w2</sub> | CS pulse duration | 10 | | | ns | 47 | | | t <sub>w3</sub> | FS pulse duration | 10 | | | ns | 48,49 | | | | LLANEOUS | , | | L | | • | | | t <sub>w4</sub> | PD pulse duration for reset and power down | 60 | | | ns | 55,56 | | | | All unspecified pulse durations | 10 | | | ns | | | All input signals are specified with $t_r = t_f = 5$ ns (10% to 90% of $V_{DD}$ ) and timed from a voltage level of $(V_{IL} + V_{IH})/2$ . All specifications typical at $-40^{\circ}$ C to $85^{\circ}$ C, +VA = +4.75 V to +5.25 V, +VBD = +2.7 V to +5.25 V. All digital output signals loaded with 10-pF capacitors. CONVST\_QUAL is CONVST latched by a low value on $\overline{CS}$ (see Figure 41). Reference figure indicate is only a representative of where the timing is applicable and is not exhaustive. <sup>(2)</sup> (3) <sup>(4)</sup> (5) Quiet time zones are for meeting performance and not functionality. ### TIMING CHARACTERISTICS(1)(2)(3)(4) | | | ADS8 | 382I/ADS | 8382IB | UNIT | REF | | |------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------|----------|--------|-------------------------------------|------|----------| | | | PARAMETER | MIN | TYP | MAX | UNII | FIGURE | | CON | IVERSION AND SAM | /IPLING | | | | | | | t <sub>d1</sub> | Delay time, convers | ion start command to conversion start (aperture delay) | | | 10 | ns | 43,45 | | t <sub>d2</sub> | Delay time, convers | ion end to BUSY fall | | | 5 | ns | 43,44,45 | | $t_{d4}$ | Delay time, convers | ion start command to BUSY rise | | | 20 | ns | 43 | | t <sub>d3</sub> | Delay time, CONVS | T rise to sample start | | | 5 | ns | 45 | | t <sub>d5</sub> | Delay time, CS fall t | to sample start | | | 10 | ns | 45 | | $t_{d6}$ | Delay time, convers | ion abort command to BUSY fall | | | 10 | ns | 46 | | DAT | A READ OPERATIO | N . | | | | | | | t <sub>d12</sub> | Delay time, CS fall t | to MSB valid | 3 | | 15 | ns | 47 | | t <sub>d15</sub> | Delay time, FS rise | to MSB valid | 6 | | 18 | ns | 48,49 | | t <sub>d7</sub> | Delay time, BUSY fa | all to MSB valid (if FS is high when BUSY falls) | | | 18 | ns | 49 | | t <sub>d13</sub> | Delay time, SCLK ri | se to bit valid | 2 | | 10 | ns | 47,48,49 | | t <sub>d14</sub> | Delay time, CS rise | to SDO 3-state | | | 6 | ns | 47 | | MISC | CELLANEOUS | | | | | | | | t <sub>d10</sub> | Delay time, PD rise | to SDO 3-state | | | 55 | ns | 55,56 | | | | Nap mode | | | 300 | ns | 57 | | t <sub>d18</sub> | Delay time, total device resume | Full power down (external reference used with or without 1-µF 0.1-µF capacitor on REFOUT) | | С | t <sub>d11</sub> + 2x<br>onversions | | 56 | | | time | Full power down (internal reference used with or without 1-μF 0.1-μF capacitor on REFOUT) | | | 25 <sup>(4)</sup> | ms | 55 | | t <sub>d11</sub> | Delay time, untrimm | ned circuit full power-down resume time | | | 1 | ms | 55,56 | | | Delay time, device | elay time, device Nap | | 200 | | ns | 57 | | t <sub>d16</sub> | power-down time | Full power down (internal/external reference used) | | 10 | | μs | 55,56 | | t <sub>d17</sub> | | I internal reference settling (either by turning on supply or ower-down mode), with 1-μF 0.1-μF capacitor on REFOUT | | | 4 | ms | 55 | <sup>(1)</sup> All input signals are specified with t<sub>r</sub> = t<sub>f</sub> = 5 ns (10% to 90% of V<sub>DD</sub>) and timed from a voltage level of (V<sub>IL</sub> + V<sub>IH</sub>)/2. (2) All specifications typical at -40°C to 85°C, +VA = +4.75 V to +5.25 V, +VBD = +2.7 V to +5.25 V. (3) All digital output signals loaded with 10-pF capacitors. (4) Including t<sub>d11</sub>, two conversions (time to cycle CONVST twice), and t<sub>d17</sub>. ### **PIN ASSIGNMENTS** #### **TOP VIEW** 28 26 23 22 24 27 SCLK BUSY В CONVST FS IS **BDGND** 21 1 AGND 2 20 AGND +VBD 3 +VA AGND 19 **ADS8382** 4 AGND AGND 18 5 +VA 17 **AGND** 6 +VA 16 +VA AGND 7 REFM 15 REFOUT REFIN 4 \ <del></del> SC 루 10 7 12 13 4 ∞ 6 ### **TERMINAL FUNCTIONS** | Р | IN | | DECODINE | |--------|---------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | I/O | DESCRIPTION | | AGND | 1, 2, 4, 5,<br>15, 18, 19 | - | Analog ground pins. AGND must be shorted to analog ground plane below the device. | | BDGND | 21 | - | Digital ground for all digital inputs and outputs. BDGND must be shorted to the analog ground plane below the device. | | BUSY | 22 | 0 | Status output. This pin is high when conversion is in progress. | | CONVST | 25 | I | Convert start. This signal is qualified with $\overline{\text{CS}}$ internally. | | CS | 26 | _ | Chip select | | FS | 27 | _ | Frame sync. This signal is qualified with $\overline{\text{CS}}$ internally. | | +IN | 11 | ı | Noninverting analog input channel | | -IN | 12 | I | Inverting analog input channel | | NC | 10, 13 | ı | No connection | | PD | 28 | I | Power down. Device resets and powers down when this signal is high. | | REFIN | 8 | I | Reference (positive) input. REFIN must be decoupled with REFM pin using $0.1$ - $\mu$ F bypass capacitor and $1$ - $\mu$ F storage capacitor. | | REFM | 7 | ı | Reference ground. To be connected to analog ground plane. | | REFOUT | 9 | 0 | Internal reference output. Shorted to REFIN pin only when internal reference is used. | | SCLK | 24 | I | Serial clock. Data is shifted onto SDO with the rising edge of this clock. This signal is qualified with $\overline{\text{CS}}$ internally. | | SDO | 23 | 0 | Serial data out. All bits except MSB are shifted out at the rising edge of SCLK. | | +VA | 3, 6, 14,<br>16, 17 | - | Analog power supplies | | +VBD | 20 | _ | Digital power supply for all digital inputs and outputs. | ### TYPICAL CHARACTERISTICS ### SIGNAL-TO-NOISE RATIO vs REFERENCE VOLTAGE Figure 1. # SPURIOUS FREE DYNAMIC RANGE VS REFERENCE VOLTAGE Figure 3. # EFFECTIVE NUMBER OF BITS vs REFERENCE VOLTAGE Figure 5. ### SIGNAL-TO-NOISE AND DISTORTION VS REFERENCE VOLTAGE Figure 2. # TOTAL HARMONIC DISTORTION vs REFERENCE VOLTAGE Figure 4. # EFFECTIVE NUMBER OF BITS VS FREE-AIR TEMPERATURE Figure 6. #### SIGNAL-TO-NOISE RATIO vs FREE-AIR TEMPERATURE Figure 7. ### SPURIOUS FREE DYNAMIC RANGE Figure 9. # EFFECTIVE NUMBER OF BITS VS INPUT FREQUENCY Figure 11. #### SIGNAL-TO-NOISE AND DISTORTION VS FREE-AIR TEMPERATURE Figure 8. ### TOTAL HARMONIC DISTORTION vs Figure 10. #### SIGNAL-TO-NOISE AND DISTORTION VS INPUT FREQUENCY Figure 12. SPURIOUS FREE DYNAMIC RANGE vs INPUT FREQUENCY Figure 14. TOTAL HARMONIC DISTORTION Figure 15. HISTOGRAM APPROXIMATELY 20000 CONVERSIONS WITH A DC INPUT AT MIDSCALE (0 V) Figure 16. ### HISTOGRAM APPROXIMATELY 20000 CONVERSIONS WITH A DC INPUT CLOSE TO FULL SCALE (4 V) Figure 17. ### GAIN ERROR vs REFERENCE VOLTAGE Figure 18. ### GAIN ERROR vs FREE-AIR TEMPERATURE Figure 20. #### OFFSET ERROR VS FREE-AIR TEMPERATURE Figure 22. #### GAIN ERROR vs SUPPLY VOLTAGE Figure 19. # OFFSET ERROR vs REFERENCE VOLTAGE Figure 21. #### OFFSET ERROR VS SUPPLY VOLTAGE Figure 23. +VA - Analog Supply Voltage - V Figure 24. ### POWER DISSIPATION vs FREE-AIR TEMPERATURE Figure 26. ### INTEGRAL NONLINEARITY vs REFERENCE VOLTAGE Figure 28. #### **POWER DISSIPATION** vs SAMPLE RATE 140 120 Normal Mode Current P<sub>D</sub> - Power Dissipation - mW 100 80 NAP Mode Current +VA = 5 .25 V, 20 +VBD = 5.25 V. $T_A=25^{\circ}C$ 0 100 200 300 400 500 Figure 25. f<sub>s</sub> - Sample Rate - KSPS # DIFFERENTIAL NONLINEARITY vs REFERENCE VOLTAGE Figure 27. # DIFFERENTIAL NONLINEARITY vs FREE-AIR TEMPERATURE Figure 29. # INTEGRAL NONLINEARITY vs FREE-AIR TEMPERATURE Figure 30. ### **NEGATIVE INL DISTRIBUTION (552 Units)** Figure 32. ### INTERNAL VOLTAGE REFERENCE VS SUPPLY VOLTAGE Figure 34. ### **POSITIVE INL DISTRIBUTION (552 Units)** Figure 31. #### INTERNAL VOLTAGE REFERENCE vs FREE-AIR TEMPERATURE Figure 33. # DELAY TIME vs LOAD CAPACITANCE Figure 35. Straight Binary Code in Decimal Figure 36. Figure 37. Figure 38. Power On BUSY=0 +VA and +VBD Reach Operation Range and PD = 0Sample BUSY=0 $\overline{\text{CS}} = 0$ and $\overline{\text{CONVST}} = 1$ Falling Edge of CONVST\_QUAL $\overline{\text{CS}} = \hat{0} \text{ and } \overline{\text{CONVST}} = 1$ SOC Falling Edge of BUSY=0 -> CONVST\_QUAL $\overline{CS} = 0$ and $\overline{CONVST} = 1$ Back to Back Cycle and BUSY = 1 CONVERSION Abort **EOC** BUSY= 1->0 CONVST\_QUAL = 1 CONVST\_QUAL = 0 and $\overline{CS} = 1$ NAP Wait BUSY=0 BUSY=0 A. EOC = End of conversion, SOC = Start of conversion, $\overline{\text{CONVST\_QUAL}}$ is $\overline{\text{CONVST}}$ latched by $\overline{\text{CS}}$ = 0, see Figure 41. Figure 40. Device States and Ideal Transitions Figure 41. Relationship Between CONVST\_QUAL, CS, and CONVST ### **TIMING DIAGRAMS** In the following descriptions, the signal $\overline{\text{CONVST}_{QUAL}}$ represents $\overline{\text{CONVST}}$ latched by a low value on $\overline{\text{CS}}$ (see Figure 41). To avoid performance degradation, there are three quiet zones to be observed ( $t_{quiet1}$ and $t_{quiet2}$ are zones before and after the falling edge of $\overline{CONVST\_QUAL}$ while $t_{quiet3}$ is a time zone before the falling edge of BUSY) where there should be no I/O activities. Interface control signals, including the serial clock should remain steady. Typical degradation in performance if these quiet zones are not observed is depicted in the specifications section. To avoid data loss a read operation should not start around the BUSY falling edge. This is constrained by $t_{su2}$ , $t_{su3}$ , $t_{h2}$ , and $t_{h8}$ . Figure 42. Quiet Zones and No-Read Zones ### **CONVERSION AND SAMPLING** 1. Convert start command: The device enters the conversion phase from the sampling phase when a falling edge is detected on CONVST QUAL. This is shown in Figure 43, Figure 44, and Figure 45. 2. Sample (acquisition) start command: The device starts sampling from the wait/nap state or at the end of a conversion if $\overline{\text{CONVST}}$ is detected as high and $\overline{\text{CS}}$ as low. This is shown in Figure 43, Figure 44, and Figure 45. Maintaining this condition (holding $\overline{\text{CS}}$ low) when the device has just finished a conversion (as shown in Figure 43) takes the device immediately into the sampling phase after the conversion phase (back-to-back conversion) and hence achieves the maximum throughput. Otherwise, the device enters the wait state or the nap state. Figure 43. Back-to-Back Conversion and Sample ### 3. Wait/Nap entry stimulus: The device enters the wait or nap phase at the end of the conversion if the sample start command is not given. This is shown in Figure 44. Figure 44. Convert and Sample with Wait If lower power dissipation is desired and throughput can be compromised, a nap state can be inserted in between cycles (as shown in Figure 45). The device enters a low power (3 mA) state called nap if the end of the conversion happens when $\overline{\text{CONVST\_QUAL}}$ is low. The cost for using this special wait state is a longer sampling time ( $t_{\text{acq2}}$ ) plus the nap time. Figure 45. Convert and Sample with Nap ### 4. Conversion abort command: An ongoing conversion can be aborted by using the conversion abort command. This is done by forcing another start of conversion (a valid CONVST\_QUAL falling edge) onto an ongoing conversion as shown in Figure 46. The device enters the wait state after an aborted conversion. If the previous conversion was successfully aborted, the device output reads 0x3FC00 on SDO. Figure 46. Conversion Abort ### **DATA READ OPERATION** Data read control is independent of conversion control. Data can be read either during conversion or during sampling. Data that is read during a conversion involves latency of one sample. The start of a new data frame around the fall of BUSY is constrained by $t_{su2}$ , $t_{su3}$ , $t_{h2}$ , and $t_{h8}$ . ### 1. SPI interface: A data read operation in SPI interface mode is shown in Figure 47. FS must be tied high for operating in this mode. The MSB of the output data is available at the falling edge of $\overline{CS}$ . MSB – 1 is shifted out at the first rising edge after the first falling edge of SCLK after $\overline{CS}$ falling edge. Subsequent bits are shifted at the subsequent rising edges of SCLK. If another data frame is attempted (by pulling $\overline{CS}$ high and subsequently low) during an active data frame, then the ongoing frame is aborted and a new frame is started. Figure 47. Read Frame Controlled via $\overline{CS}$ (FS = 1) If another data frame is attempted (by pulling $\overline{CS}$ high and then low) during an active data frame, then the ongoing frame is aborted and a new frame is started. ### 2. Serial interface using FS: A data read operation in this mode is shown in Figure 48 and Figure 49. The MSB of the output data is available at the rising edge of FS. MSB-1 is shifted out at the first rising edge after the first falling edge of SCLK after the FS falling edge. Subsequent bits are shifted at the subsequent rising edges of SCLK. Figure 48. Read Frame Controlled via FS (FS is Low When BUSY Falls) If FS is high when BUSY falls, the SDO is updated again with the new MSB when BUSY falls. This is shown in Figure 49. Figure 49. Read Frame Controlled via FS (FS is High When BUSY Falls) If another data frame is attempted by pulling up FS during an active data frame, then the ongoing frame is aborted and a new frame is started. ### THEORY OF OPERATION The ADS8382 is a high-speed successive approximation register (SAR) analog-to-digital converter (ADC). The architecture is based on charge redistribution, which inherently includes a sample/hold function. The device includes a built-in conversion clock, internal reference, and 40-MHz SPI compatible serial interface. The maximum conversion time is 1.1 μs which is capable of sustaining a 600-kHz throughput. The analog input is provided to the two input pins: +IN and -IN. When a conversion is initiated, the differential input on these pins is sampled on the internal capacitor array. While a conversion is in progress, both inputs are disconnected from any internal function. ### **REFERENCE** The ADS8382 has a built-in 4.096-V (nominal value) reference but can operate with an external reference also. When the internal reference is used, pin 9 (REFOUT) should be shorted to pin 8 (REFIN) and a 0.1-μF decoupling capacitor and a 1-μF storage capacitor must be connected between pin 8 (REFIN) and pin 7 (REFM) (see Figure 50). The internal reference of the converter is buffered. Figure 50. ADS8382 Using Internal Reference The REFIN pin is also internally buffered. This eliminates the need to put a high bandwidth buffer on the board to drive the ADC reference and saves system area and power. When an external reference is used, the reference must be of low noise, which may be achieved by the addition of bypass capacitors from the REFIN pin to the REFM pin. See Figure 51 for operation of the ADS8382 with an external reference. REFM must be connected to the analog ground plane. Figure 51. ADS8382 Using External Reference ### **THEORY OF OPERATION (continued)** Figure 52. Simplified Analog Input ### **ANALOG INPUT** When the converter enters hold mode, the voltage difference between the +IN and -IN inputs is captured on the internal capacitor array. Both the +IN and -IN inputs have a range of -0.2 V to (+ $V_{REF}$ + 0.2 V). The input span (+IN - (-IN)) is limited from - $V_{RFF}$ to $V_{RFF}$ . The input current on the analog inputs depends upon throughput and the frequency content of the analog input signals. Essentially, the current into the ADS8382 charges the internal capacitor array during the sampling (acquisition) time. After this capacitance has been fully charged, there is no further input current. The source of the analog input voltage must be able to charge the device sampling capacitance (40 pF each from +IN/-IN to AGND) to an 18-bit settling level within the sampling (acquisition) time of the device. When the converter goes into hold mode, the input resistance is greater than 1 G $\Omega$ . Care must be taken regarding the absolute analog input voltage. To maintain the linearity of the converter, the +IN, -IN inputs and the span (+IN - (-IN)) should be within the limits specified. Outside of these ranges, the converter's linearity may not meet specifications. Care should be taken to ensure that the output impedance of the sources driving +IN and -IN inputs are matched. If this is not observed, the two inputs can have different settling times. This can result in offset error, gain error, and linearity error which vary with temperature and input voltage. A typical input circuit using Tl's THS4031 is shown in Figure 53. In the figure, input from a single-ended source is converted into a differential signal for the ADS8382. In the case where the source is differential, the circuit in Figure 54 may be used. Most of the specified performance figure were measured using the circuit in Figure 54. Figure 53. Single-Ended Input, Differential Output Configuration ### **THEORY OF OPERATION (continued)** Figure 54. Differential Input, Differential Output Configuration ### **DIGITAL INTERFACE** ### **TIMING AND CONTROL** Conversion and sampling are controlled by the $\overline{\text{CONVST}}$ and $\overline{\text{CS}}$ pins. See the timing diagrams for detailed information on timing signals and their requirements. The ADS8382 uses an internally generated clock to control the conversion rate and in turn the throughput of the converter. SCLK is used for reading converted data only. A clean and low jitter conversion start command is important for the performance of the converter. There is a minimal quiet zone requirement around the conversion start command as mentioned in the timing requirements table. ### READING DATA The ADS8382 offers a high speed serial interface that is compatible with the SPI protocol. The device outputs the data in 2's complement format. Refer to Table 1 for the ideal output codes. | | • | - | |-----------------------------|---------------------------------------|------------------------------| | DESCRIPTION | ANALOG VALUE +IN - (-IN) | DIGITAL OUTPUT (HEXADECIMAL) | | Full-scale range | 2(+V <sub>REF</sub> ) | | | Least significant bit (LSB) | 2(+V <sub>REF</sub> )/2 <sup>18</sup> | | | Full scale | V <sub>REF</sub> – 1 LSB | 1FFFF | | Mid scale | 0 | 00000 | | Mid scale – 1 LSB | 0 V – 1 LSB | 3FFFF | | -Full scale | -V <sub>DEF</sub> | 20000 | Table 1. Input Voltages and Ideal Output Codes To avoid performance degradation due to the toggling of device buffers, read operation must not be performed in the specified quiet zones ( $t_{quiet1}$ , $t_{quiet2}$ , and $t_{quiet3}$ ). Internal to the device, the previously converted data is updated with the new data near the fall of BUSY. Hence, the fall of $\overline{CS}$ and the fall of FS around the fall of BUSY is constrained. This is specified by $t_{su2}$ , $t_{su3}$ , $t_{h2}$ , and $t_{h8}$ in the timing requirements table. ### **POWER SAVING** The converter provides two power saving modes, full power down and nap. Refer to Table 2 for information on activation/deactivation and resumption time for both modes. **Table 2. Power Save** | TYPE OF POWER DOWN | SDO | POWER CONSUMPTION | ACTIVATED BY | ACTIVATION TIME (t <sub>d16</sub> ) | RESUME POWER BY | |---------------------------------------------------------|------------------------------------|-------------------|----------------------------|-------------------------------------|----------------------| | Normal operation | Not 3 stated | 22 mA | NA | NA | NA | | Full power down (Int Ref, 1-µF capacitor on REFOUT pin) | 3 Stated (t <sub>d10</sub> timing) | 2 μΑ | PD = 1 | 10 µs | PD = 0 | | Full power down (Ext Ref, 1-µF capacitor on REFOUT pin) | 3 Stated (t <sub>d10</sub> timing) | 2 μΑ | PD = 1 | 10 µs | PD = 0 | | Nap power down | Not 3 stated | 3 mA | At EOC and CONVST_QUAL = 0 | 200 ns | Sample Start command | ### **FULL POWER-DOWN MODE** Full power-down mode is activated by turning off the supply or by asserting PD to 1. See Figure 55 and Figure 56. The device can be resumed from full power down by either turning on the power supply or by de-asserting the PD pin. The first two conversions produce inaccurate results because during this period the device loads its trim values to ensure the specified accuracy. If an internal reference is used (with a $1-\mu F$ capacitor installed between the REFOUT and REFM pins), the total resume time ( $t_{d18}$ ) is 25 ms. After the first two conversions, $t_{d17}$ (4 ms) is required for the trimmed internal reference voltage to settle to the specified accuracy. Only then the converted results match the specified accuracy. Figure 55. Device Full Power Down/Resume (Internal Reference Used) Figure 56. Device Full Power Down/Resume (External Reference Used) ### NAP MODE Nap mode is automatically inserted at the end of a conversion if $\overline{\text{CONVST\_QUAL}}$ is held low at EOC. The device can be operated in nap mode at the end of every conversion for saving power at lower throughputs. Another way to use this mode is to convert multiple times and then enter nap mode. The minimum sampling time after a nap state is $t_{aca1} + t_{d18} = t_{aca2}$ . Figure 57. Device Nap Power Down/Resume ### **LAYOUT** For optimum performance, care should be taken with the physical layout of the ADS8382 circuitry. Since the ADS8382 offers single-supply operation, it is often used in close proximity with digital logic, microcontrollers, microprocessors, and digital signal processors. The more the digital logic in the design and the higher the switching speed, the greater the need for better layout and isolation of the critical analog signals from these switching digital signals. The basic SAR architecture is sensitive to glitches or sudden changes on the power supply, reference, ground connections and digital inputs that occur just prior to the end of sampling and just prior to the latching of the analog comparator. Such glitches might originate from switching power supplies, nearby digital logic, or high power devices. Noise during the end of sampling and the latter half of the conversion must be kept to a minimum (the former half of the conversion is not very sensitive since the device uses a proprietary error correction algorithm to correct for the transient errors made here). The degree of error in the digital output depends on the reference voltage, layout, and the exact timing and degree of the external event. On average, the ADS8382 draws very little current from an external reference as the reference voltage is internally buffered. If the reference voltage is external, it must be ensured that the reference source can drive the bypass capacitor without oscillation. A $0.1-\mu F$ bypass capacitor is recommended from pin 8 directly to pin 7 (REFM). The AGND and BDGND pins should be connected to a clean ground point. In all cases, this should be the analog ground. Avoid connections that are too close to the grounding point of a microcontroller or digital signal processor. If required, run a ground trace directly from the converter to the power supply entry point. The ideal layout consists of an analog ground plane dedicated to the converter and associated analog circuitry. ### **LAYOUT** (continued) As with the AGND connections, +VA should be connected to a +5-V power-supply plane or trace that is separate from the connection for digital logic until they are connected at the power entry point. Power to the ADS8382 should be clean and well bypassed. A 0.1- $\mu$ F ceramic bypass capacitor should be placed as close to the device as possible. See Table 3 for the placement of these capacitors. In addition, a 1- $\mu$ F capacitor is recommended. In some situations, additional bypassing may be required, such as a 100- $\mu$ F electrolytic capacitor or even a Pi filter made up of inductors and capacitors—all designed to essentially low-pass filter the +5-V supply, removing the high frequency noise. **Table 3. Power Supply Decoupling Capacitor Placement** | SUPPLY PINS | CONVERTER ANALOG SIDE | CONVERTER DIGITAL SIDE | |-----------------------------------------------------------------|--------------------------------|------------------------| | Pair of pins requiring a shortest path to decoupling capacitors | (2,3); (5,6); (15,16); (17,18) | (20,21) | | Pins requiring no decoupling | 1, 4, 14, 19 | | When using the internal reference, ensure a shortest path from REFOUT (pin 9) to REFIN (pin 8) with the bypass capacitor directly between pins 8 and 7. ### **APPLICATION INFORMATION** ### **EXAMPLE DIGITAL STIMULUS** The use of the ADS8382 is very straightforward. The following timing diagram shows one example of how to achieve a 600-KSPS throughput using a SPI compatible serial interface. Figure 58. Example Stimulus in SPI Mode (FS = 1), Back-To-Back Conversion that Achieves 600 KSPS It is also possible to use the frame sync signal, FS. The following timing diagram shows how to achieve a 600-KSPS throughput using a modified serial interface with FS active. ### **APPLICATION INFORMATION (continued)** Figure 59. Example Stimulus in Serial Interface With FS Active, Back-To-Back Conversion that Achieves 600 KSPS NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) Package configuration. - The Package thermal performance may be enhanced by bonding the thermal die pad to an external thermal plane. This pad is electrically and thermally connected to the backside of the die and possibly selected ground leads. - E. Falls within JEDEC MO-220. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | | Data Converters DSP Interface Logic Power Mgmt | dataconverter.ti.com dsp.ti.com interface.ti.com logic.ti.com power.ti.com | Broadband Digital Control Military Optical Networking Security Telephony Video & Imaging | www.ti.com/broadband<br>www.ti.com/digitalcontrol<br>www.ti.com/military<br>www.ti.com/opticalnetwor<br>www.ti.com/security<br>www.ti.com/telephony<br>www.ti.com/video | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2004, Texas Instruments Incorporated