SLAS737A - DECEMBER 2012 - REVISED DECEMBER 2013

# 16-BIT 250-KSPS SERIAL CMOS SAMPLING ANALOG-TO-DIGITAL CONVERTER

Check for Samples: ADS8509-HT

# **FEATURES**

- 250-kHz Sampling Rate
- 4-V, 5-V, 10-V, ±3.33-V, ±5-V, and ±10-V Input Ranges
- ±4.5 LSB Max INL (at 175°C)
- ±2.2 LSB Max DNL (at 175°C), 16-Bit No Missing Codes
- SPI Compatible Serial Output with Daisy-Chain (TAG) Feature
- Single 5-V Supply
- Pin-Compatible with ADS7809 (Low Speed) and 12-Bit ADS8508/7808
- Uses Internal or External Reference
- 87-mW Typ Power Dissipation at 250 KSPS to 5 V, While the Innovative Design Allows Operation
- 28-Pin SSOP Package
- Simple DSP Interface

#### **APPLICATIONS**

- Down-hole Drilling
- High Temperature Environments

# SUPPORTS EXTREME TEMPERATURE APPLICATIONS

- Controlled Baseline
- · One Assembly and Test Site
- One Fabrication Site
- Available in Extreme (-40°C to 175°C)
   Temperature Range (1)
- This Device is Qualified for 1000 Hours of Continuous Operation at Maximum Rated Temperature
- Extended Product Life Cycle
- Extended Product-Change Notification
- Product Traceability
- Texas Instruments high temperature products utilize highly optimized silicon (die) solutions with design and process enhancements to maximize performance over extended temperatures.

(1) Custom temperature ranges available

#### **DESCRIPTION**

The ADS8509 is a complete 16-bit sampling analog-to-digital (A/D) converter using state-of-the-art CMOS structures. It contains a complete 16-bit, capacitor-based, successive approximation register (SAR) A/D converter with sample-and-hold, reference, clock, and a serial data interface. Data can be output using the internal clock or can be synchronized to an external data clock. The ADS8509 also provides an output synchronization pulse for ease of use with standard DSP processors.

The ADS8509 is specified at a 250-kHz sampling rate over the full temperature range. Precision resistors provide various input ranges including ±10 V and 0 V to 5 V, while the innovative design allows operation from a single 5-V supply with power dissipation under 110 mW.

The ADS8509 is available in a 28-pin SSOP package and is fully specified for operation from -40°C to 175°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# PACKAGE/ORDERING INFORMATION(1)

| PRODUCT    | SPECIFICATION<br>TEMPERATURE<br>RANGE | PACKAGE<br>LEAD | PACKAGE<br>DESIGNATOR | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QTY |
|------------|---------------------------------------|-----------------|-----------------------|--------------------|-------------------------|
| ADS8509HDB | -40°C to 175°C                        | SSOP-28         | DB                    | ADS8509HDB         | Tube, 50                |

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com.

# **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) (1)

|                                |                                      | UNIT                                                           |  |  |  |
|--------------------------------|--------------------------------------|----------------------------------------------------------------|--|--|--|
|                                | R1 <sub>IN</sub>                     | ±25 V                                                          |  |  |  |
|                                | R2 <sub>IN</sub>                     | ±25 V                                                          |  |  |  |
| Analog inputs                  | R3 <sub>IN</sub>                     | ±25 V                                                          |  |  |  |
|                                | REF                                  | +V <sub>ANA</sub> + 0.3 V to AGND2 – 0.3 V                     |  |  |  |
|                                | CAP                                  | Indefinite short to AGND2, momentary short to V <sub>ANA</sub> |  |  |  |
| Ground voltage differences     | DGND, AGND2                          | ±0.3 V                                                         |  |  |  |
|                                | V <sub>ANA</sub>                     | 6 V                                                            |  |  |  |
| Ground voltage differences     | V <sub>DIG</sub> to V <sub>ANA</sub> | 0.3 V                                                          |  |  |  |
|                                | $V_{DIG}$                            | 6 V                                                            |  |  |  |
| Digital inputs                 |                                      | -0.3 V to +V <sub>DIG</sub> + 0.3 V                            |  |  |  |
| Maximum junction temperature   |                                      | 190°C                                                          |  |  |  |
| Storage temperature range      |                                      | −65°C to 175°C                                                 |  |  |  |
| Internal power dissipation     | ·                                    | 700 mW                                                         |  |  |  |
| Lead temperature (soldering, 1 | .6 mm from case 10 seconds)          | 260°C                                                          |  |  |  |

<sup>(1)</sup> All voltage values are with respect to network ground terminal.



#### THERMAL INFORMATION

|                  |                                                             | ADS8509 |       |
|------------------|-------------------------------------------------------------|---------|-------|
|                  | THERMAL METRIC <sup>(1)</sup>                               | DB      | UNITS |
|                  |                                                             | 28 PINS |       |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance (2)                  | 69.2    |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance (3)               | 27.4    |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance (4)                    | 30.7    | 9000  |
| ΨЈТ              | Junction-to-top characterization parameter (5)              | 2.7     | °C/W  |
| ΨЈВ              | Junction-to-board characterization parameter <sup>(6)</sup> | 30.2    |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | N/A     |       |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (5) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

4



#### **ELECTRICAL CHARACTERISTICS**

At  $f_s = 250$  kHz,  $V_{DIG} = V_{ANA} = 5$  V, using internal reference and 0.1%, 0.25-W fixed resistors (see Figure 29 and Figure 30) (unless otherwise specified)

|         | PARAME                                                                       | ETER                      | TEST CONDITIONS                    | MIN   | TYP   | MAX   | UNIT               |
|---------|------------------------------------------------------------------------------|---------------------------|------------------------------------|-------|-------|-------|--------------------|
|         | Resolution                                                                   |                           |                                    |       |       | 16    | Bits               |
| ANALOG  | INPUT                                                                        |                           |                                    |       |       |       |                    |
|         | Voltage range <sup>(1)</sup>                                                 |                           |                                    |       |       |       |                    |
|         | Impedance <sup>(1)</sup>                                                     |                           |                                    |       |       |       |                    |
|         | Capacitance                                                                  |                           |                                    |       | 50    |       | pF                 |
| THROUG  | HPUT SPEED                                                                   |                           |                                    |       |       |       |                    |
|         | Conversion cycle                                                             |                           | Acquire and convert                |       |       | 4     | μs                 |
|         | Throughput rate                                                              |                           |                                    | 250   |       |       | kHz                |
| DC ACCU | JRACY                                                                        |                           |                                    |       |       |       |                    |
| INL     | Integral linearity er                                                        | ror                       |                                    | -4.5  |       | 4.5   | LSB <sup>(2)</sup> |
| DNL     | Differential linearity                                                       | y error                   |                                    | -2.2  |       | 2.2   | LSB                |
|         | No missing codes                                                             |                           |                                    | 16    |       |       | Bits               |
|         | Transition noise (3)                                                         |                           |                                    |       | 1     |       | LSB                |
|         | Full-scale ±10-V Range error (4) (5)                                         |                           | Int. ref. with 0.1% external fixed | -1.75 |       | 1.75  | %FSR               |
|         | error <sup>(4) (5)</sup>                                                     | All other ranges          | resistors                          | -1.75 |       | 1.75  | %FSK               |
|         | Full-scale error drift                                                       |                           | Int. ref.                          |       | ±7    |       | ppm/°C             |
|         | Full-scale                                                                   | ±10-V Range               | Ext. ref. with 0.1% external fixed | -1.25 |       | 1.25  | %FSR               |
|         | error <sup>(4) (5)</sup>                                                     | All other ranges          | resistors                          |       | ±0.75 |       | 70F3K              |
|         | Full-scale error dri                                                         | ft                        | Ext. ref.                          |       | ±2    |       | ppm/°C             |
|         | Bipolar zero error <sup>(</sup>                                              | 4)                        |                                    | -17   |       | 17    | mV                 |
|         | Bipolar zero error                                                           | drift                     |                                    |       | ±0.4  |       | ppm/°C             |
|         | Unipolar zero                                                                | 10-V Range                |                                    | -11   |       | 11    | mV                 |
|         | error <sup>(4)</sup>                                                         | 4-V and 5-V Range         |                                    | -5.5  |       | 5.5   | mv                 |
|         | Unipolar zero erro                                                           | r drift                   |                                    |       | ±2    |       | ppm/°C             |
|         | Recovery to rated                                                            | accuracy after power down | 1-µF Capacitor to CAP              |       | 1     |       | ms                 |
|         | Power supply sens<br>(V <sub>DIG</sub> = V <sub>ANA</sub> = V <sub>D</sub> ) | sitivity                  | +4.75 V < V <sub>D</sub> < +5.25 V | -12   |       | 12    | LSB                |
| AC ACCU | JRACY                                                                        |                           |                                    |       |       |       |                    |
| SFDR    | Spurious-free dyna                                                           | amic range                | f <sub>I</sub> = 20 kHz            | 85    | 95    |       | dB <sup>(6)</sup>  |
| THD     | Total harmonic dis                                                           | tortion                   | f <sub>I</sub> = 20 kHz            |       | -92   | -85   | dB                 |
| SINAD   | Signal to (noise: d                                                          | istortion)                | f <sub>I</sub> = 20 kHz            | 81    | 85    |       | dB                 |
|         | Signal-to-(noise+d                                                           | 1510111011)               | -60-dB Input                       |       | 30    |       | dB                 |
| SNR     | Signal-to-noise rat                                                          | io                        | f <sub>I</sub> = 20 kHz            | 81    | 86    |       | dB                 |
|         | Full-power bandwi                                                            | dth <sup>(7)</sup>        |                                    |       | 500   |       | kHz                |
| SAMPLIN | NG DYNAMICS  Aperture delay                                                  |                           |                                    |       |       |       |                    |
|         |                                                                              |                           |                                    |       | 5     |       | ns                 |
|         | Transient response                                                           | e                         | FS Step                            |       |       | 2     | μs                 |
|         | Overvoltage recov                                                            | ery <sup>(8)</sup>        |                                    |       | 150   |       | ns                 |
| REFERE  | NCE                                                                          |                           |                                    |       |       |       |                    |
|         | Internal reference                                                           | voltage                   | No load                            | 2.455 | 2.5   | 2.545 | V                  |
|         |                                                                              |                           |                                    |       |       |       |                    |

- (1) ±10 V, 0 V to 5 V, etc. (see Table 2). For normal operation, the analog input should not exceed configured range ±20%.
- (2) LSB means least significant bit. For the  $\pm 10$ -V input range, one LSB is 305  $\mu$ V.
- (3) Typical rms noise at worst case transitions and temperatures.
- (4) As measured with fixed resistors shown in Figure 29 and Figure 30. Adjustable to zero with external potentiometer. Factory calibrated with 0.1%, 0.25-W resistors.
- (5) For bipolar input ranges, full-scale error is the worst case of -full-scale or +full-scale uncalibrated deviation from ideal first and last code transitions, divided by the transition voltage (not divided by the full-scale range) and includes the effect of offset error. For unipolar input ranges, full-scale error is the deviation of the last code transition divided by the transition voltage. It also includes the effect of offset error.
- (6) All specifications in dB are referred to a full-scale ±10-V input.
- (7) Full-power bandwidth is defined as the full-scale input frequency at which signal-to-(noise + distortion) degrades to 60 dB.
- (8) Recovers to specified performance after 2 x FS input overvoltage.



# **ELECTRICAL CHARACTERISTICS (continued)**

At  $f_s = 250$  kHz,  $V_{DIG} = V_{ANA} = 5$  V, using internal reference and 0.1%, 0.25-W fixed resistors (see Figure 29 and Figure 30) (unless otherwise specified)

|                  | PARAMETER                                                                        | TEST CONDITIONS                                           | MIN  | TYP                | MAX    | UNIT   |
|------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------|------|--------------------|--------|--------|
|                  | Internal reference source current (must use external buffer)                     |                                                           |      | 1                  |        | μΑ     |
|                  | Internal reference drift                                                         |                                                           |      | 8                  |        | ppm/°C |
|                  | External reference voltage range for specified linearity                         |                                                           | 2.3  | 2.5                | 2.7    | V      |
|                  | External reference current drain                                                 | Ext. 2.5-V ref.                                           |      |                    | 100    | μΑ     |
| DIGITAL          | . INPUTS                                                                         |                                                           |      |                    |        |        |
|                  | Logic levels                                                                     |                                                           |      |                    |        |        |
| V <sub>IL</sub>  | Low-level input voltage                                                          |                                                           | -0.3 |                    | 8.0    | V      |
| V <sub>IH</sub>  | High-level input voltage                                                         |                                                           | 2    | V <sub>DIG</sub> · | +0.3 V | V      |
| I <sub>IL</sub>  | Low-level input current                                                          | V <sub>IL</sub> = 0 V                                     |      |                    | ±10    | μΑ     |
| I <sub>IH</sub>  | High-level input current                                                         | V <sub>IH</sub> = 5 V                                     |      |                    | ±10    | μΑ     |
| DIGITAL          | OUTPUTS                                                                          |                                                           |      |                    |        |        |
|                  | Data format (serial 16-bits)                                                     |                                                           |      |                    |        |        |
|                  | Data coding (binary 2's complement or straight binary)                           |                                                           |      |                    |        |        |
|                  | Pipeline delay (conversion results only available after completed conversion)    |                                                           |      |                    |        |        |
|                  | Data clock (selectable for internal or external data clock)                      |                                                           |      |                    |        |        |
|                  | Internal clock (output only when transmitting data)                              | EXT/INT Low                                               |      | 9                  |        | MHz    |
|                  | External clock (can run continually but not recommended for optimum performance) | EXT/INT High                                              | 0.1  |                    | 26     | MHz    |
| V <sub>OL</sub>  | Low-level output voltage                                                         | I <sub>SINK</sub> = 1.6 mA                                |      |                    | 0.4    | V      |
| V <sub>OH</sub>  | High-level output voltage                                                        | I <sub>SOURCE</sub> = 500 μA                              | 4    |                    |        | V      |
|                  | Leakage current                                                                  | Hi-Z State,<br>V <sub>OUT</sub> = 0 V to V <sub>DIG</sub> |      |                    | ±5     | μΑ     |
|                  | Output capacitance                                                               | Hi-Z State                                                |      |                    | 15     | pF     |
| POWER            | SUPPLIES                                                                         |                                                           |      |                    |        |        |
| $V_{DIG}$        | Digital input voltage                                                            |                                                           | 4.75 | 5                  | 5.25   | V      |
| V <sub>ANA</sub> | Analog input voltage                                                             | Must be < \/                                              | 4.75 | 5                  | 5.25   | V      |
| I <sub>DIG</sub> | Digital input current                                                            | Must be ≤ V <sub>ANA</sub>                                |      | 4                  |        | mA     |
| I <sub>ANA</sub> | Analog input current                                                             |                                                           |      | 10                 |        | mA     |
| POWER            | DISSIPATION                                                                      |                                                           | ·    |                    | ·      |        |
|                  | PWRD Low                                                                         | f <sub>S</sub> = 250 kHz                                  |      | 87                 | 110    | mW     |
|                  | PWRD High                                                                        |                                                           |      | 50                 |        | μW     |
| TEMPER           | RATURE RANGE                                                                     |                                                           |      |                    |        |        |
|                  | Specified Junction Temperature Range (9)                                         |                                                           | -40  |                    | 175    | °C     |
|                  | Storage                                                                          |                                                           | -65  |                    | 175    | °C     |

<sup>(9)</sup> The internal reference may not be started correctly beyond the industrial temperature range (-40°C to 85°C), therefore use of an external reference is recommended.

6



# **PIN CONFIGURATIONS**

#### DB PACKAGE SSOP-28 (TOP VIEW)





# **Terminal Functions**

| TE               | RMINAL                                |     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|------------------|---------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NAME             | NO.                                   | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| AGND1            | 2                                     | _   | Analog ground. Used internally as ground reference point. Minimal current flow.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| AGND2            | 9                                     | _   | Analog ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| BUSY             | 25                                    | 0   | Busy output. Falls when a conversion is started and remains low until the conversion is completed and the data is latched into the output shift register.                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| CAP              | 6                                     | _   | Reference buffer capacitor. 2.2-µF Tantalum to ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| CS               | 24                                    | -   | Chip select. Internally ORed with R/C.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| DATA             | 17                                    | 0   | Serial data output. Data is synchronized to DATACLK with the format determined by the level of SB/BTC. In the external clock mode, after 16 bits of data, the ADS8509 outputs the level input on TAG as long as CS is low and R/C is high (see Figure 8 and Figure 9). If EXT/INT is low, data is valid on both the rising and falling edges of DATACLK, and between conversions DATA stays at the level of the TAG input when the conversion was started.                                                                                            |  |  |  |  |  |
| DATACLK          | 16                                    | I/O | Either an input or an output depending on the EXT/INT level. Output data is synchronized to this clock. If EXT/INT is low, DATACLK transmits 16 pulses after each conversion and then remains low between conversions.                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| DGND             | 14                                    | -   | Digital ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| EXT/INT          | 13                                    | -   | Selects external or internal clock for transmitting data. If high, data is output synchronized to the clock input on DATACLK. If low, a convert command initiates the transmission of the data from the previous conversion, along with 16-clock pulses output on DATACLK.                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| NC               | 5, 8, 10,<br>11, 18,<br>20, 22,<br>23 | -   | No connect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| PWRD             | 26                                    | I   | Power down input. If high, conversions are inhibited and power consumption is significantly reduced. Results from the previous conversion are maintained in the output shift register.                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| R/C              | 21                                    | I   | Read/convert input. With $\overline{CS}$ low, a falling edge on $R/\overline{C}$ puts the internal sample-and-hold into the hold state and starts a conversion. When EXT/ $\overline{INT}$ is low, this also initiates the transmission of the data results from the previous conversion. If EXT/ $\overline{INT}$ is high, a rising edge on $R/\overline{C}$ with $\overline{CS}$ low or a falling edge on $\overline{CS}$ with $R/\overline{C}$ high transmits a pulse on SYNC and initiates the transmission of data from the previous conversion. |  |  |  |  |  |
| REF              | 7                                     | I/O | Reference input/output. Outputs internal 2.5-V reference. Can also be driven by external system reference. In both cases, bypass to ground with a 2.2-µF tantalum capacitor.                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| R1 <sub>IN</sub> | 1                                     | I   | Analog input. See Table 2 for input range connections.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| R2 <sub>IN</sub> | 3                                     | I   | Analog input. See Table 2 for input range connections.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| R3 <sub>IN</sub> | 4                                     | I   | Analog input. See Table 2 for input range connections.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| SB/BTC           | 12                                    | I   | Select straight binary or binary 2's complement data output format. If high, data is output in a straight binary format. If low, data is output in a binary 2's complement format.                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| SYNC             | 15                                    | 0   | Sync output. This pin is used to supply a data synchronization pulse when the EXT level is high and at least one external clock pulse has occurred when not in the read mode. See the external clock modes desciptions.                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| TAG              | 19                                    | I   | Tag input for use in the external clock mode. If EXT is high, digital data input from TAG is output on DATA with a delay that is dependent on the external clock mode. See Figure 8 and Figure 9.                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| V <sub>ANA</sub> | 27                                    | I   | Analog supply input. Nominally +5 V. Connect directly to pin 20 and decouple to ground with 0.1-µF ceramic and 10-µF tantalum capacitors.                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| $V_{DIG}$        | 28                                    | I   | Digital supply input. Nominally +5 V. Connect directly to pin 19. Must be ≤ V <sub>ANA</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |

8

# TIMING REQUIREMENTS, $T_A = -40$ °C to 175°C

|                                      | PARAMETER                                                                         | MIN | TYP | MAX | UNIT |
|--------------------------------------|-----------------------------------------------------------------------------------|-----|-----|-----|------|
| $t_{w1}$                             | Pulse duration, convert                                                           | 40  |     |     | ns   |
| $t_{d1}$                             | Delay time, BUSY from R/C low                                                     |     | 6   | 20  | ns   |
| t <sub>w2</sub>                      | Pulse duration, BUSY low                                                          |     |     | 2.2 | μs   |
| t <sub>d2</sub>                      | Delay time, BUSY, after end of conversion                                         |     | 5   |     | ns   |
| t <sub>d3</sub>                      | Delay time, aperture                                                              |     | 5   |     | ns   |
| t <sub>conv</sub>                    | Conversion time                                                                   |     |     | 2.2 | μs   |
| t <sub>acq</sub>                     | Acquisition time                                                                  | 1.8 |     |     | μs   |
| t <sub>conv</sub> + t <sub>acq</sub> | Cycle time                                                                        |     |     | 4   | μs   |
| t <sub>d4</sub>                      | Delay time, R/C low to internal DATACLK output                                    |     | 270 |     | ns   |
| t <sub>c1</sub>                      | Cycle time, internal DATACLK                                                      |     | 110 |     | ns   |
| t <sub>d5</sub>                      | Delay time, data valid to internal DATACLK high                                   | 15  | 35  |     | ns   |
| t <sub>d6</sub>                      | Delay time, data valid after internal DATACLK low                                 | 20  | 35  |     | ns   |
| t <sub>c2</sub>                      | Cycle time, external DATACLK                                                      | 35  |     |     | ns   |
| t <sub>w3</sub>                      | Pulse duration, external DATACLK high                                             | 15  |     |     | ns   |
| t <sub>w4</sub>                      | Pulse duration, external DATACLK low                                              | 15  |     |     | ns   |
| t <sub>su1</sub>                     | Setup time, R/C rise/fall to external DATACLK high                                | 15  |     |     | ns   |
| t <sub>su2</sub>                     | Setup time, R/C transition to CS transition                                       | 10  |     |     | ns   |
| t <sub>d7</sub>                      | Delay time, SYNC, after external DATACLK high                                     | 3   |     | 35  | ns   |
| t <sub>d8</sub>                      | Delay time, data valid                                                            | 2   |     | 20  | ns   |
| t <sub>d9</sub>                      | Delay time, $\overline{\text{CS}}$ to rising edge                                 | 10  |     |     | ns   |
| t <sub>d10</sub>                     | Delay time, previous data available after $\overline{CS}$ , R/ $\overline{C}$ low | 2   |     |     | μs   |
| t <sub>su3</sub>                     | Setup time, BUSY transition to first external DATACLK                             | 5   |     |     | ns   |
| t <sub>d11</sub>                     | Delay time, final external DATACLK to BUSY falling edge                           |     |     | 1   | μs   |
| t <sub>su3</sub>                     | Setup time, TAG valid                                                             | 0   |     |     | ns   |
| t <sub>h1</sub>                      | Hold time, TAG valid                                                              | 2   |     |     | ns   |

# PARAMETER MEASUREMENT INFORMATION





 $\overline{\text{CS}}$  Set Low, Discontinuous Ext DATACLK

Figure 1. Critical Timing





Figure 2. Basic Conversion Timing (Internal DATACLK - Read Previous Data During Conversion)



Figure 3. Basic Conversion Timing (External DATACLK)

10





Figure 4. Read After Conversion (Discontinuous External DATACLK)



Figure 5. Read During Conversion (Discontinuous External DATACLK)





Figure 6. Read After Conversion With SYNC (Discontinuous External DATACLK)



Figure 7. Read During Conversion With SYNC (Discontinuous External DATACLK)

12





Figure 8. Conversion and Read Timing with Continuous External DATACLK (EXT/INT Tied High) Read After Conversions (Not Recommended)





Figure 9. Conversion and Read Timing with Continous External DATACLK (EXT/INT Tied High) Read Previous Conversion Results During Conversion (Not Recommended)

TOTAL HARMONIC DISTORTION



# TYPICAL CHARACTERISTICS



# 

#### SIGNAL-TO-NOISE RATIO VS FREE-AIR TEMPERATURE







# SIGNAL-TO-NOISE RATIO



SIGNAL-TO-NOISE AND DISTORTION





100

# TYPICAL CHARACTERISTICS (continued) SPURIOUS FREE DYNAMIC RANGE TOTAL HARMONIC DISTORTION

# SPURIOUS FREE DYNAMIC RANGI VS INPUT FREQUENCY BY 105 95 100 90 80 80 7 1 10 100 fi - Input Frequency - kHz

# 

-70

# INTERNAL REFERENCE VOLTAGE

Figure 16.



# BIPOLAR ZERO SCALE ERROR

10

Figure 17.

f<sub>i</sub> - Input Frequency - kHz



# FULL SCALE ERROR



# SUPPLY CURRENT vs



Figure 21.



# TYPICAL CHARACTERISTICS (continued) PERFORMANCE













# **BASIC OPERATION**

Two signals control conversion in the ADS8509:  $\overline{CS}$  and R/ $\overline{C}$ . These two signals are internally ORed together. To start a conversion the chip must be selected,  $\overline{CS}$  low, and the conversion signal must be active, R/ $\overline{C}$  low. Either signal can be brought low first. Conversion starts on the falling edge of the second signal.  $\overline{BUSY}$  goes low when conversion starts and returns high after the data from that conversion is shifted into the internal storage register. Sampling begins when  $\overline{BUSY}$  goes high.

To reduce the number of control pins  $\overline{CS}$  can be tied low permanently. The R/ $\overline{C}$  pin now controls conversion and data reading exclusively. In the external clock mode this means that the ADS8509 clocks out data whenever R/ $\overline{C}$  is brought high and the external clock is active. In the internal clock mode data is clocked out every convert cycle regardless of the states of  $\overline{CS}$  and R/ $\overline{C}$ . The ADS8509 provides a TAG input for cascading multiple converters together.

# **READING DATA**

The conversion result is available as soon as BUSY returns to high, therefore data always represents the conversion previously completed even when it is read during a conversion. The ADS8509 outputs serial data in either straight binary or binary two's compliment format. The SB/BTC pin controls the format. Data is shifted out MSB first. The first conversion immediately following a power-up does not produce a valid conversion result.

Data can be clocked out with either the internally generated clock or with an external clock. The EXT/INT pin controls this function. If an external clock is used, the TAG input can be used to daisy-chain multiple ADS8509 data pins together.

#### INTERNAL DATACLK

In internal clock mode data for the previous conversion is clocked out during each conversion period. The internal data clock is synchronized to the internal conversion clock so that is does not interfere with the conversion process.

The DATACLK pin becomes an output when EXT/ $\overline{\text{INT}}$  is low. 16 Clock pulses are generated at the beginning of each conversion after timing  $t_8$  is satisfied, i.e. only the previous conversion result can be read during conversion. DATACLK returns to low when it is inactive. The 16 bits of serial data are shifted out the DATA pin synchronous to this clock with each bit available on a rising and then a falling edge. The DATA pin returns to the state of the TAG pin input sensed at the start of transmission.

# **EXTERNAL DATACLK**

The external clock mode offers several ways to retrieve conversion results. However, since the external clock cannot be synchronized to the internal conversion clock care must be taken to avoid corrupting the data.

18

When EXT/INT is set high, the R/C and CS signals control the read state. When the read state is initiated, the result from the previously completed conversion is shifted out the DATA pin synchronous to the external clock that is connected to the DATACLK pin. Each bit is available on a falling and then a rising edge. The maximum external clock speed of 28.5 MHz allows data to be shifted out quickly either at the beginning of conversion or the beginning of sampling.

There are several modes of operation available when using an external clock. It is recommended that the external clock run only while reading data. This is discontinuous clock mode. Since the external clock is not synchronized to the internal clock that controls conversion slight changes in the external clock can cause conflicts that can corrupt the conversion process. Specifications with a continuously running external clock cannot be ensured. It is especially important that the external clock does not run during the second half of the conversion cycle (approximately the time period specified by  $t_{d11}$ , see the TIMING REQUIREMENTS table).

In discontinuous clock mode data can be read during conversion or during sampling, with or without a SYNC pulse. Data read during conversion must meet the  $t_{d11}$  timing specification. Data read during sampling must be complete before starting a conversion.

Whether reading during sampling or during conversion a SYNC pulse is generated whenever at least one rising edge of the external clock occurs while the part is not in the read state. In the *discontinuous external clock with SYNC* mode a SYNC pulse follows the first rising edge after the read command. The data is shifted out after the SYNC pulse. The first rising clock edge after the read command generates a SYNC pulse. The SYNC pulse can be detected on the next falling edge and then the next rising edge. Successively, each bit can be read first on the falling edge and then on the next rising edge. Thus 17 clock pulses after the read command are required to read on the falling edge. 18 Clock pulses are necessary to read on the rising edge.

 DESCRIPTION
 DATACLK PULSES REQUIRED

 WITH SYNC
 WITHOUT SYNC

 Read on falling edge of DATACLK
 17
 16

 Read on rising edge of DATACLK
 18
 17

**Table 1. DATACLK Pulses** 

If the clock is entirely inactive when not in the read state a SYNC pulse is not generated. In this case the first rising clock edge shifts out the MSB. The MSB can be read on the first falling edge or on the next rising edge. In this discontinuous external clock mode with no SYNC, 16 clocks are necessary to read the data on the falling edge and 17 clocks for reading on the rising edge. Data always represents the conversion already completed.

#### TAG FEATURE

The TAG feature allows the data from multiple ADS8509 converters to be read on a single serial line. The converters are cascaded together using the DATA pins as outputs and the TAG pins as inputs as illustrated in Figure 27. The DATA pin of the last converter drives the processor's serial data input. Data is then shifted through each converter, synchronous to the externally supplied data clock, onto the serial data line. The internal clock cannot be used for this configuration.

The preferred timing uses the discontinuous external data clock during the sampling period. Data must be read during the sampling period because there is not sufficient time to read data from multiple converters during a conversion period without violating the  $t_{d11}$  constraint (see the EXTERNAL DATACLOCK section). The sampling period must be sufficiently long to allow all data words to be read before starting a new conversion.

Note, in Figure 27, that a NULL bit separates the data word from each converter. The state of the DATA pin at the end of a READ cycle reflects the state of the TAG pin at the start of the cycle. This is true in all READ modes, including the internal clock mode. For example, when a single converter is used in internal clock mode, the state of the TAG pin determines the state of the DATA pin after all 16 bits have shifted out. When multiple converters are cascaded together, this state forms the NULL bit that separates the words. Thus, with the TAG pin of the first converter grounded as shown in Figure 27 the NULL bit becomes a zero between each data word.





Figure 27. Timing of TAG Feature With Single Conversion (Using External DATACLK)

#### **ANALOG INPUTS**

The ADS8509 has six analog input ranges as shown in Table 2. The offset and gain specifications are factory calibrated with 0.1%, 0.25-W, external resistors as shown in Figure 29 and Figure 30. The external resistors can be omitted if larger gain and offset errors are acceptable or if using software calibration. The hardware trim circuitry shown in Figure 29 and Figure 30 can reduce the errors to zero.

The analog input pins  $R1_{IN}$ ,  $R2_{IN}$ , and  $R3_{IN}$  have  $\pm 25$ -V overvoltage protection. The input signal must be referenced to AGND1. This minimizes the ground loop problem typical to analog designs. The analog input should be driven by a low impedance source. A typical driving circuit using OPA627 or OPA132 is shown in Figure 28.

The ADS8509 can operate with its internal 2.5-V reference or an external reference. An external reference connected to pin 6 (REF) bypasses the internal reference. The external reference must drive the 4-k $\Omega$  resistor that separates pin 6 from the internal reference (see the illustration on page 1). The load varies with the difference between the internal and external reference voltages. The external reference voltage can vary from 2.3 V to 2.7 V. The internal reference is approximately 2.5 V. The reference, whether internal or external, is buffered internally with a buffer with its output on pin 5 (CAP).

The ADS8509 is factory tested with 2.2- $\mu$ F capacitors connected to pins 5 and 6 (CAP and REF). Each capacitor should be placed as close as possible to its pin. The capacitor on pin 6 band limits the internal reference noise. A smaller capacitor can be used but it may degrade SNR and SINAD. The capacitor on pin 5 stabilizes the reference buffer and provides switching charge to the CDAC during conversion. Capacitors smaller than 1  $\mu$ F can cause the buffer to become unstable and may not hold sufficient charge for the CDAC. The parts are tested to specifications with 2.2  $\mu$ F so larger capacitors are not necessary. The equivalent series resistor (ESR) of these compensation capacitors is also critical. The total ESR must be kept under 3  $\Omega$ . See the TYPICAL CHARACTERISTICS section concerning how ESR affects performance.

Neither the internal reference nor the buffer should be used to drive an external load. Such loading can degrade performance. Any load on the internal reference causes a voltage drop across the 4-k $\Omega$  resistor and affects gain. The internal buffer is capable of driving  $\pm 2$ -mA loads but any load can cause perturbations of the reference at the CDAC, degrading performance. It should be pointed out that, unlike other competitor's parts with similar input structure, the ADS8509 does not require a second high-speed amplifier used as a buffer to isolate the CAP pin from the signal dependent current in the R3<sub>IN</sub> pin but can tolerate it if one does exist.

The external reference voltage can vary from 2.3 V to 2.7 V. The reference voltage determines the size of the least significant bit (LSB). The larger reference voltages produce a larger LSB, which can improve SNR. Smaller reference voltages can degrade SNR.



Figure 28. Typical Driving Circuitry (±10 V, No Trim)



# Table 2. Input Range Connections (See Figure 29 and Figure 30 for Complete Information)

| ANALOG<br>INPUT RANGE | CONNECT R1 <sub>IN</sub> VIA 200 $\Omega$ TO | CONNECT R2 <sub>IN</sub> VIA 100 $\Omega$ TO | CONNECT<br>R3 TO | IMPEDANCE |
|-----------------------|----------------------------------------------|----------------------------------------------|------------------|-----------|
| ±10 V                 | V <sub>IN</sub>                              | AGND                                         | CAP              | 11.5 kΩ   |
| ±5 V                  | AGND                                         | V <sub>IN</sub>                              | CAP              | 6.7 kΩ    |
| ±3.33 V               | V <sub>IN</sub>                              | V <sub>IN</sub>                              | CAP              | 5.4 kΩ    |
| 0 V to 10 V           | AGND                                         | V <sub>IN</sub>                              | AGND             | 6.7 kΩ    |
| 0 V to 5 V            | AGND                                         | AGND                                         | $V_{IN}$         | 5.0 kΩ    |
| 0 V to 4 V            | V <sub>IN</sub>                              | AGND                                         | $V_{IN}$         | 5.4 kΩ    |

# **Table 3. Control Truth Table**

| SPECIFIC FUNCTION                                        | CS    | R/C   | BUSY  | EXT/INT | DATACLK | PWRD | SB/BTC | OPERATION                                                                                |
|----------------------------------------------------------|-------|-------|-------|---------|---------|------|--------|------------------------------------------------------------------------------------------|
| Initiate conversion and                                  | 1 > 0 | 0     | 1     | 0       | Output  | 0    | х      | Initiates conversion <i>n</i> . Data from conversion <i>n</i> - 1                        |
| output data using internal clock                         | 0     | 1 > 0 | 1     | 0       | Output  | 0    | x      | clocked out on DATA synchronized to 16 clock pulses output on DATACLK.                   |
|                                                          | 1 > 0 | 0     | 1     | 1       | Input   | 0    | х      | Initiates conversion n.                                                                  |
|                                                          | 0     | 1 > 0 | 1     | 1       | Input   | 0    | х      | Initiates conversion n.                                                                  |
| Initiate conversion and output data using external clock | 1 > 0 | 1     | 1     | 1       | Input   | х    | х      | Outputs data with or without SYNC pulse. See section READING DATA.                       |
| C.G.C.                                                   | 1 > 0 | 1     | 0     | 1       | Input   | 0    | х      | Outputs data with or without SYNC pulse. See                                             |
|                                                          | 0     | 0 > 1 | 0     | 1       | Input   | 0    | х      | section READING DATA.                                                                    |
| No actions                                               | 0     | 0     | 0 > 1 | х       | х       | 0    | х      | This is an acceptable condition.                                                         |
| Power down                                               | х     | х     | х     | х       | х       | 0    | х      | Analog circuitry powered. Conversion can proceed                                         |
| Power down                                               | х     | х     | х     | х       | х       | 1    | х      | Analog circuitry disabled. Data from previous conversion maintained in output registers. |
| Select output format                                     | х     | х     | х     | х       | х       | х    | 0      | Serial data is output in binary 2's complement format.                                   |
|                                                          | х     | х     | Х     | х       | Х       | х    | 1      | Serial data is output in straight binary format.                                         |

# **Table 4. Output Codes and Ideal Input Voltages**

|                                   |            |               |             |             |            | DIGITAL OUTPUT                         |                     |                                     |                     |          |  |
|-----------------------------------|------------|---------------|-------------|-------------|------------|----------------------------------------|---------------------|-------------------------------------|---------------------|----------|--|
| DESCRIPTI<br>ON                   |            |               | ANALO       | G INPUT     |            | BINARY 2'S<br>COMPLEMEN<br>(SB/BTC LOV | IT                  | STRAIGHT<br>BINARY<br>(SB/BTC HIGH) |                     |          |  |
|                                   |            |               |             |             |            |                                        | BINARY CODE         | , ,                                 |                     | HEX CODE |  |
| Full-scale range                  | ±10        | ±5            | ±3.33 V     | 0 V to 10 V | 0 V to 5 V | 0 V to 4 V                             |                     |                                     |                     |          |  |
| Least<br>significant<br>bit (LSB) | 305 μV     | 153 µV        | 102 μV      | 153 μV      | 76 μV      | 61 μV                                  |                     |                                     |                     |          |  |
| Full scale<br>(FS - 1LSB)         | 9.999695 V | 4.999847<br>V | 3.333231 V  | 9.999847 V  | 4.999924 V | 3.999939 V                             | 0111 1111 1111 1111 | 7FFF                                | 1111 1111 1111 1111 | FFFF     |  |
| Midscale                          | 0 V        | 0 V           | 0 V         | 5 V         | 2.5 V      | 2 V                                    | 0000 0000 0000 0000 | 0000                                | 1000 0000 0000 0000 | 8000     |  |
| One LSB<br>below<br>midscale      | –305 μV    | 153 µV        | ±102 μV     | 4.999847 V  | 2.499924 V | 1.999939 V                             | 1111 1111 1111 1111 | FFFF                                | 0111 1111 1111 1111 | 7FFF     |  |
| -Full scale                       | -10 V      | –5 V          | -3.333333 V | 0 V         | 0 V        | 0 V                                    | 1000 0000 0000 0000 | 8000                                | 0000 0000 0000 0000 | 0000     |  |

22





Figure 29. Offset/Gain Circuits for Unipolar Input Ranges





Figure 30. Offset/Gain Circuits for Bipolar Input Ranges



# **REVISION HISTORY**

| CI | nanges from Original (December 2012) to Revision A | age |
|----|----------------------------------------------------|-----|
| •  | Changed from 15 bit to 16 bit                      | . 1 |
| •  | Deleted Operation Life Derating chart              | . 7 |



# PACKAGE OPTION ADDENDUM

11-Mar-2019

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status  | Package Type | Package | Pins P | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|---------|--------|---------|----------|------------------|---------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing |        | Qty     | (2)      | (6)              | (3)           |              | (4/5)          |         |
| ADS8509HDB       | LIFEBUY | SSOP         | DB      | 28     |         | TBD      | Call TI          | Call TI       | 0 to 0       | ADS8509H       |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF ADS8509-HT:



# **PACKAGE OPTION ADDENDUM**

11-Mar-2019

• Catalog: ADS8509

www.ti.com

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated