SNAS446D - FEBRUARY 2008 - REVISED FEBRUARY 2013

# ADC101C021/ADC101C027 I<sup>2</sup>C-Compatible, 10-Bit Analog-to-Digital Converter (ADC) with Alert Function

Check for Samples: ADC101C021, ADC101C027

### **FEATURES**

- I<sup>2</sup>C-Compatible 2-wire Interface which supports standard (100kHz), fast (400kHz), and high speed (3.4MHz) modes
- Extended power supply range (+2.7V to +5.5V)
- Up to nine pin-selectable chip addresses (VSSOP-8 only)
- Out-of-range Alert Function
- Automatic Power-down mode while not converting
- Very small SOT-6 and VSSOP-8 packages
- ±8kV HBM ESD protection (SDA, SCL)

### **APPLICATIONS**

- System Monitoring
- Peak Detection
- Portable Instruments
- Medical Instruments
- Test Equipment

### **KEY SPECIFICATIONS**

- Resolution 10 bits; no missing codes
- Conversion Time 1µs (typ)
- INL & DNL ±0.5 LSB (max)
- Throughput Rate 188.9 kSPS (max)
- Power Consumption (at 22kSPS)
  - 3V Supply 0.26 mW (typ)
  - 5V Supply 0.78 mW (typ)

### DESCRIPTION

The ADC101C021 is a low-power, monolithic, 10-bit, analog-to-digital converter (ADC) that operates from a +2.7 to 5.5V supply. The converter is based on a successive approximation register architecture with an internal track-and-hold circuit that can handle input frequencies up to 11MHz. The ADC101C021 operates from a single supply which also serves as the reference. The device features an I<sup>2</sup>C-compatible serial interface that operates in all three speed modes, including high speed mode (3.4MHz).

The ADC's Alert feature provides an interrupt that is activated when the analog input violates a programmable upper or lower limit value. The device features an automatic conversion mode, which frees up the controller and I<sup>2</sup>C interface. In this mode, the ADC continuously monitors the analog input for an "out-of-range" condition and provides an interrupt if the measured voltage goes out-of-range.

The ADC101C021 comes in two packages: a small SOT-6 package with an alert output, and an VSSOP-8 package with an alert output and two address selection inputs. The ADC101C027 comes in a small SOT-6 package with an address selection input. The provides pin-selectable ADC101C027 three addresses while the VSSOP-8 version of the ADC101C021 provides nine pin-selectable addresses. Pin-compatible alternatives to the SOT-6 options are available with additional address options.

Normal power consumption using a +3V or +5V supply is 0.26mW or 0.78mW, respectively. The automatic power-down feature reduces the power consumption to less than  $1\mu W$  while not converting. Operation over the industrial temperature range of  $-40^{\circ}C$  to +105°C is guaranteed. Their low power consumption and small packages make this family of ADCs an excellent choice for use in battery operated equipment.

The ADC101C021 and ADC101C027 are part of a family of pin-compatible ADCs that also provide 12 and 8 bit resolution. For 12-bit ADCs see the ADC121C021 and ADC121C027. For 8-bit ADCs see the ADC081C021 and ADC081C027.

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

I<sup>2</sup>C is a registered trademark of Phillips Corporation.

All other trademarks are the property of their respective owners.



### Table 1. Pin-Compatible Alternatives (1)

| Resolution | SOT-6 (Alert only) and VSSOP-8 | SOT-6 (Addr only) |
|------------|--------------------------------|-------------------|
| 12-bit     | ADC121C021                     | ADC121C027        |
| 10-bit     | ADC101C021                     | ADC101C027        |
| 8-bit      | ADC081C021                     | ADC081C027        |

<sup>(1)</sup> All devices are fully pin and function compatible.

### **Connection Diagrams**



# SOT PACKAGE V<sub>A</sub> — 1 O 6 — SDA GND — 2 5 — SCL V<sub>IN</sub> — 3 4 — ADDR ADC101C027

# SCL — 1 O 8 — SDA ALERT — 2 7 — GND ADR0 — 3 6 — ADR1 V<sub>IN</sub> — 4 5 — V<sub>A</sub>

**VSSOP PACKAGE** 



### **Block Diagram**





### **PIN DESCRIPTIONS**

| Symbol          | Туре                           | Equivalent Circuit | Description                                                                                                                                                                                                                                                                                                                                                     |
|-----------------|--------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>A</sub>  | Supply                         | 1                  | Power and unbufferred reference voltage. V <sub>A</sub> must be free of noise and decoupled to GND.                                                                                                                                                                                                                                                             |
| GND             | Ground                         |                    | Ground for all on-chip circuitry.                                                                                                                                                                                                                                                                                                                               |
| V <sub>IN</sub> | Analog Input                   | See Figure 19      | Analog input. This signal can range from GND to V <sub>A</sub> .                                                                                                                                                                                                                                                                                                |
| ALERT           | Digital Output                 |                    | Alert output. Can be configured as active high or active low. This is an open drain data line that must be pulled to the supply $(V_A)$ with an external pull-up resistor.                                                                                                                                                                                      |
| SCL             | Digital Input                  | PIN Snap D1 Back   | Serial Clock Input. SCL is used together with SDA to control the transfer of data in and out of the device. This is an open drain data line that must be pulled to the supply ( $V_A$ ) with an external pull-up resistor. This pin's extended ESD tolerance( 8kV HBM) allows extension of the $I^2$ C bus across multiple boards without extra ESD protection. |
| SDA             | Digital<br>Input/Output        | ☐ GND              | Serial Data bi-directional connection. Data is clocked into or out of the internal 16-bit register with SCL. This is an open drain data line that must be pulled to the supply ( $V_A$ ) with an external pull-up resistor. This pin's extended ESD tolerance( 8kV HBM) allows extension of the $I^2C$ bus across multiple boards without extra ESD protection. |
| ADR0            |                                | □ V+               | Tri-level Address Selection Input. Sets Bits A0 & A1 of the 7-bit slave address. (see Table 3)                                                                                                                                                                                                                                                                  |
| ADR1            | Digital Input,<br>three levels | PIN                | Tri-level Address Selection Input. Sets Bits A2 & A3 of the 7-bit slave address. (see Table 3)                                                                                                                                                                                                                                                                  |

### **Table 2. Package Pinouts**

|                              | $V_A$ | GND | V <sub>IN</sub> | ALERT | SCL | SDA | ADR0 | ADR1 |
|------------------------------|-------|-----|-----------------|-------|-----|-----|------|------|
| <b>ADC101C021</b><br>SOT-6   | 1     | 2   | 3               | 4     | 5   | 6   | N/A  | N/A  |
| <b>ADC101C027</b><br>SOT-6   | 1     | 2   | 3               | N/A   | 5   | 6   | 4    | N/A  |
| <b>ADC101C021</b><br>VSSOP-8 | 5     | 7   | 4               | 2     | 1   | 8   | 3    | 6    |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

www.ti.com

### Absolute Maximum Ratings (1)(2)(3)

| Supply Voltage, V <sub>A</sub>           |                                                          |                            | -0.3V to +6.5V  |  |  |
|------------------------------------------|----------------------------------------------------------|----------------------------|-----------------|--|--|
| Voltage on any Analog Input              | oltage on any Analog Input Pin to GND                    |                            |                 |  |  |
| Voltage on any Digital Input             | Pin to GND                                               |                            | -0.3V to 6.5V   |  |  |
| Input Current at Any Pin (4)             |                                                          |                            | ±15 mA          |  |  |
| Package Input Current <sup>(4)</sup>     |                                                          |                            | ±20 mA          |  |  |
| Power Dissipation at T <sub>A</sub> = 25 | 5°C                                                      |                            | See (5)         |  |  |
|                                          | V <sub>A</sub> , GND, V <sub>IN</sub> , ALERT, ADR pins: | Human Body Model           | 2500 V          |  |  |
|                                          |                                                          | Machine Model              | 250 V           |  |  |
| ESD Susceptibility                       |                                                          | Charged Device Model (CDM) | 1250 V          |  |  |
|                                          | ODA OOL site                                             | Human Body Model           | 8000 V          |  |  |
|                                          | SDA, SCL pins:                                           | Machine Model              | 400 V           |  |  |
| Junction Temperature                     |                                                          |                            | +150°C          |  |  |
| Storage Temperature                      |                                                          |                            | -65°C to +150°C |  |  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. Operation of the device beyond the maximum Operating Ratings is not recommended.
- (2) All voltages are measured with respect to GND = 0V, unless otherwise specified.
- (3) If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.
- (4) When the input voltage at any pin exceeds 5.5V or is less than GND, the current at that pin should be limited per the Absolute Maximum Ratings. The maximum package input current rating limits the number of pins that can safely exceed the power supplies.
- (5) The absolute maximum junction temperature (T<sub>J</sub>max) for this device is 150°C. The maximum allowable power dissipation is dictated by T<sub>J</sub>max, the junction-to-ambient thermal resistance (θ<sub>JA</sub>), and the ambient temperature (T<sub>A</sub>), and can be calculated using the formula P<sub>D</sub>MAX = (T<sub>J</sub>max T<sub>A</sub>) / θ<sub>JA</sub>. The values for maximum power dissipation will be reached only when the device is operated in a severe fault condition (e.g., when input or output pins are driven beyond the operating ratings, or the power supply polarity is reversed).

### Operating Ratings<sup>(1)</sup> (2)

| <u> </u>                              |                                 |
|---------------------------------------|---------------------------------|
| Operating Temperature Range           | -40°C ≤ T <sub>A</sub> ≤ +105°C |
| Supply Voltage, V <sub>A</sub>        | +2.7V to 5.5V                   |
| Analog Input Voltage, V <sub>IN</sub> | 0V to V <sub>A</sub>            |
| Digital Input Voltage <sup>(3)</sup>  | 0V to 5.5V                      |
| Sample Rate                           | up to 188.9 ksps                |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. Operation of the device beyond the maximum Operating Ratings is not recommended.
- (2) All voltages are measured with respect to GND = 0V, unless otherwise specified.
- (3) The inputs are protected as shown below. Input voltage magnitudes up to 5.5V, regardless of V<sub>A</sub>, will not cause errors in the conversion result. For example, if V<sub>A</sub> is 3V, the digital input pins can be driven with a 5V logic device.



### **Package Thermal Resistances**

| Package      | $	heta_{JA}$ |
|--------------|--------------|
| 6-Lead SOT   | 250°C/W      |
| 8-Lead VSSOP | 200°C/W      |



### **Electrical Characteristics**

The following specifications apply for  $V_A$  = +2.7V to +5.5V, GND = 0V,  $f_{SCL}$  up to 3.4MHz,  $f_{IN}$  = 1kHz for  $f_{SCL}$  up to 400kHz,  $f_{IN}$  = 10kHz for  $f_{SCL}$  = 3.4MHz unless otherwise noted. **Boldface limits apply for T\_A = T\_{MIN} to T\_{MAX}**: all other limits  $T_A$  = 25°C unless otherwise noted.

| Symbol           | Parameter                                                          | Conditions                                                     | Typical (1)         | Limits<br>(1) | Units (Limits) |
|------------------|--------------------------------------------------------------------|----------------------------------------------------------------|---------------------|---------------|----------------|
| STATIC C         | ONVERTER CHARACTERISTICS                                           |                                                                |                     |               |                |
|                  | Resolution with No Missing Codes                                   |                                                                |                     | 10            | Bits           |
|                  |                                                                    | V <sub>A</sub> = +2.7V to +3.6V                                | ±0.1                | ±0.5          | LSB (max)      |
| INL              | Integral Non-Linearity (End Point Method)                          | V = 2.7V to 2.5 5V ( = 2.00 to 400 LUE (2)                     | +0.21               | +0.7          | LSB (max)      |
|                  | Wethody                                                            | $V_A = +2.7V$ to +5.5V. $f_{SCL}$ up to 400 kHz <sup>(2)</sup> | -0.16               | -0.7          | LSB (min)      |
|                  |                                                                    | $V_A = +2.7V$ to $+3.6V$                                       | ±0.1                | ±0.5          | LSB (max)      |
| DNL              | Differential Non-Linearity                                         | V                                                              | +0.25               | +0.7          | LSB (max)      |
|                  |                                                                    | $V_A = +2.7V$ to +5.5V. $f_{SCL}$ up to 400 kHz <sup>(2)</sup> | -0.16               | -0.7          | LSB (min)      |
| $V_{OFF}$        | Offset Error                                                       | $V_A = +2.7V \text{ to } +3.6V$<br>$f_{SCL}$ up to 3.4 MHz     | +0.25               | ±0.8          | LSB (max)      |
| OH               |                                                                    | $V_A = +2.7V$ to +5.5V. $f_{SCL}$ up to 400kHz <sup>(2)</sup>  | +0.27               | ±0.8          | LSB (max)      |
| GE               | Gain Error                                                         |                                                                | -0.13               | ±1            | LSB (max)      |
| DYNAMIC          | CONVERTER CHARACTERISTICS                                          |                                                                |                     |               | - I            |
| ENOD             | Effective Number of Bits                                           | V <sub>A</sub> = +2.7V to +3.6V                                | 9.97                | 9.87          | Bits (min)     |
| ENOB             |                                                                    | V <sub>A</sub> = +3.6V to +5.5V                                | 9.94                |               | Bits           |
| OND              | Signal-to-Noise Ratio                                              | V <sub>A</sub> = +2.7V to +3.6V                                | 61.8                | 61.2          | dB (min)       |
| SNR              |                                                                    | V <sub>A</sub> = +3.6V to +5.5V                                | 61.6                |               | dB             |
| TUD              | Total Harmonic Distortion                                          | V <sub>A</sub> = +2.7V to +3.6V                                | -88.9               | -74           | dB (max)       |
| THD              |                                                                    | V <sub>A</sub> = +3.6V to +5.5V                                | -85.7               |               | dB             |
| OINIAD           |                                                                    | V <sub>A</sub> = +2.7V to +3.6V                                | 61.8                | 61.2          | dB (min)       |
| SINAD            | Signal-to-Noise Plus Distortion Ratio                              | V <sub>A</sub> = +3.6V to +5.5V                                | 61.6                |               | dB             |
| CEDD             | Causiana Franco Dunascia Danca                                     | $V_A = +2.7V$ to $+3.6V$                                       | 84                  | 76            | dB (min)       |
| SFDR             | Spurious-Free Dynamic Range                                        | V <sub>A</sub> = +3.6V to +5.5V                                | 84.3                |               | dB             |
| IMD              | Intermodulation Distortion, Second Order Terms (IMD <sub>2</sub> ) | $f_a = 1.035 \text{ kHz}, f_b = 1.135 \text{ kHz}$             | -83.9               |               | dB             |
| IIVID            | Intermodulation Distortion, Third Order Terms (IMD <sub>3</sub> )  | $f_a = 1.035 \text{ kHz}, f_b = 1.135 \text{ kHz}$             | -82.4               |               | dB             |
|                  | Full Dower Dondwidth ( 2dD)                                        | $V_A = +3.0V$                                                  | 8                   |               | MHz            |
| FPBW             | Full Power Bandwidth (-3dB)                                        | $V_A = +5.0V$                                                  | 11                  |               | MHz            |
| ANALOG I         | NPUT CHARACTERISTICS                                               |                                                                |                     |               |                |
| V <sub>IN</sub>  | Input Range                                                        |                                                                | 0 to V <sub>A</sub> |               | V              |
| I <sub>DCL</sub> | DC Leakage Current (3)                                             |                                                                |                     | ±1            | μA (max)       |
|                  | Innut Conscitones                                                  | Track Mode                                                     | 30                  |               | pF             |
| $C_{INA}$        | Input Capacitance                                                  | Hold Mode                                                      | 3                   |               | pF             |

Typical figures are at T<sub>J</sub> = 25°C, and represent most likely parametric norms. Test limits are guaranteed to National's AOQL (Average Outgoing Quality Level).

The ADC will meet Minimum/Maximum specifications for f<sub>SCL</sub> up to 3.4MHz when operating in the Quiet Interface Mode (Section 1.11). This parameter is guaranteed by design and/or characterization and is not tested in production.



### **Electrical Characteristics (continued)**

The following specifications apply for  $V_A$  = +2.7V to +5.5V, GND = 0V,  $f_{SCL}$  up to 3.4MHz,  $f_{IN}$  = 1kHz for  $f_{SCL}$  up to 400kHz,  $f_{IN}$  = 10kHz for  $f_{SCL}$  = 3.4MHz unless otherwise noted. **Boldface limits apply for T\_A = T\_{MIN} to T\_{MAX}**: all other limits  $T_A$  = 25°C unless otherwise noted.

| Symbol            | Parameter                                               | Conditions               |                                               | Typical                  | Limits<br>(1)         | Units (Limits) |
|-------------------|---------------------------------------------------------|--------------------------|-----------------------------------------------|--------------------------|-----------------------|----------------|
| SERIAL IN         | TERFACE INPUT CHARACTERISTICS                           | S (SCL, SDA)             | ,                                             |                          |                       |                |
| V <sub>IH</sub>   | Input High Voltage                                      |                          |                                               |                          | 0.7 x V <sub>A</sub>  | V (min)        |
| V <sub>IL</sub>   | Input Low Voltage                                       |                          |                                               |                          | 0.3 x V <sub>A</sub>  | V (max)        |
| I <sub>IN</sub>   | Input Current (4)                                       |                          |                                               |                          | ±1                    | μA (max)       |
| C <sub>IN</sub>   | Input Pin Capacitance                                   |                          |                                               | 3                        |                       | pF             |
| V <sub>HYST</sub> | Input Hysteresis                                        |                          |                                               |                          | 0.1 x V <sub>A</sub>  | V (min)        |
| ADDRESS           | SELECTION INPUT CHARACTERIST                            | ICS (ADDR)               |                                               | ,                        |                       |                |
| V <sub>IH</sub>   | Input High Voltage                                      |                          |                                               |                          | V <sub>A</sub> - 0.5V | V (min)        |
| V <sub>IL</sub>   | Input Low Voltage                                       |                          |                                               |                          | 0.5                   | V (max)        |
| I <sub>IN</sub>   | Input Current (4)                                       |                          |                                               |                          | ±1                    | μA (max)       |
| LOGIC OU          | TPUT CHARACTERISTICS, OPEN-DR                           | AIN (SDA, ALERT)         | ,                                             |                          |                       |                |
|                   | Outract Law Value as                                    | I <sub>SINK</sub> = 3 mA |                                               |                          | 0.4                   | V (max)        |
| $V_{OL}$          | Output Low Voltage                                      | I <sub>SINK</sub> = 6 mA |                                               |                          | 0.6                   | V (max)        |
| I <sub>OZ</sub>   | High-Impedence Output<br>Leakage Current <sup>(4)</sup> |                          |                                               |                          | ±1                    | μA (max)       |
|                   | Output Coding                                           |                          |                                               | Sti                      | raight (Natural       | ) Binary       |
| POWER RE          | QUIREMENTS                                              | 1                        | 1                                             |                          |                       |                |
| .,                | Supply Voltage Minimum                                  |                          |                                               |                          | 2.7                   | V (min)        |
| $V_A$             | Supply Voltage Maximum                                  |                          |                                               |                          | 5.5                   | V (max)        |
| Continuous        | Operation Mode 2-wire interface act                     | ve.                      | -                                             |                          |                       | *              |
|                   | Supply Current                                          | f <sub>SCL</sub> =400kHz | $V_A = 2.7V \text{ to } 3.6V$                 | 0.08                     | 0.14                  | mA (max)       |
|                   |                                                         |                          | $V_A = 4.5V \text{ to } 5.5V$                 | 0.16                     | 0.30                  | mA (max)       |
| I <sub>N</sub>    |                                                         | f <sub>SCL</sub> =3.4MHz | $V_A = 2.7V \text{ to } 3.6V$                 | 0.37                     | 0.55                  | mA (max)       |
|                   |                                                         |                          | $V_A = 4.5V \text{ to } 5.5V$                 | 0.74                     | 0.99                  | mA (max)       |
|                   |                                                         | f <sub>SCL</sub> =400kHz | V <sub>A</sub> = 3.0V                         | 0.26                     |                       | mW             |
| _                 |                                                         |                          | V <sub>A</sub> = 5.0V                         | 0.78                     |                       | mW             |
| $P_N$             | Power Consumption                                       |                          | V <sub>A</sub> = 3.0V                         | 1.22                     |                       | mW             |
|                   |                                                         | f <sub>SCL</sub> =3.4MHz | V <sub>A</sub> = 5.0V                         | 3.67                     |                       | mW             |
| Automatic C       | Conversion Mode 2-wire interface sto                    | pped and quiet (SCL =    | SDA = V <sub>A</sub> ). f <sub>SAMPLE</sub> = | Γ <sub>CONVERT</sub> * 3 | 2                     | +              |
|                   |                                                         |                          | $V_A = 2.7V \text{ to } 3.6V$                 | 0.41                     | 0.59                  | mA (max)       |
| I <sub>A</sub>    | Supply Current                                          |                          | $V_A = 4.5V \text{ to } 5.5V$                 | 0.78                     | 1.2                   | mA (max)       |
| _                 |                                                         |                          | V <sub>A</sub> = 3.0V                         | 1.35                     |                       | mW             |
| $P_A$             | Power Consumption                                       |                          | V <sub>A</sub> = 5.0V                         | 3.91                     |                       | mW             |
| Power Dow         | n Mode (PD <sub>1</sub> ) 2-wire interface stoppe       | ed and quiet. (SCL = SE  |                                               |                          |                       | +              |
| I <sub>PD1</sub>  | Supply Current                                          |                          |                                               | 0.1                      | 0.2                   | μA (max)       |
| P <sub>PD1</sub>  | Power Consumption                                       |                          |                                               | 0.5                      | 0.9                   | μW (max)       |
|                   | n Mode (PD <sub>2</sub> ) 2-wire interface active       | . Master communicating   | with a different device                       |                          |                       | , , ,          |
|                   |                                                         |                          | V <sub>A</sub> = 2.7V to 3.6V                 | 13                       | 45                    | μA (max)       |
|                   |                                                         | f <sub>SCL</sub> =400kHz | $V_A = 4.5V \text{ to } 5.5V$                 | 27                       | 80                    | μA (max)       |
| $I_{PD2}$         | Supply Current                                          |                          | $V_A = 2.7V \text{ to } 3.6V$                 | 89                       | 150                   | μA (max)       |
|                   |                                                         | f <sub>SCL</sub> =3.4MHz | $V_A = 4.5V \text{ to } 5.5V$                 | 168                      | 250                   | μA (max)       |

<sup>(4)</sup> This parameter is guaranteed by design and/or characterization and is not tested in production.



### **Electrical Characteristics (continued)**

The following specifications apply for  $V_A$  = +2.7V to +5.5V, GND = 0V,  $f_{SCL}$  up to 3.4MHz,  $f_{IN}$  = 1kHz for  $f_{SCL}$  up to 400kHz,  $f_{IN}$  = 10kHz for  $f_{SCL}$  = 3.4MHz unless otherwise noted. **Boldface limits apply for T\_A = T\_{MIN} to T\_{MAX}**: all other limits  $T_A$  = 25°C unless otherwise noted.

| Symbol           | Parameter         | Conditions                                 |                       | Typical (1) | Limits<br>(1) | Units (Limits) |
|------------------|-------------------|--------------------------------------------|-----------------------|-------------|---------------|----------------|
|                  |                   | $f_{SCL}=400kHz$ $V_A = 3.0V$ $V_A = 5.0V$ | V <sub>A</sub> = 3.0V | 0.04        |               | mW             |
| D                |                   |                                            | V <sub>A</sub> = 5.0V | 0.14        |               | mW             |
| P <sub>PD2</sub> | Power Consumption | f _2 4MHz                                  | V <sub>A</sub> = 3.0V | 0.29        |               | mW             |
|                  |                   | f <sub>SCL</sub> =3.4MHz                   | $V_A = 5.0V$          | 0.84        |               | mW             |

### A.C. and Timing Characteristics

The following specifications apply for  $V_A = +2.7V$  to +5.5V. **Boldface limits apply for T\_{MIN} \le T\_A \le T\_{MAX}** and all other limits are at  $T_A = 25^{\circ}\text{C}$ , unless otherwise specified.

| Symbol              | Parameter                                            | Conditions (1)                                                                                          | Typical | Limits<br>(2) (1)        | Units<br>(Limits)                                |
|---------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------|--------------------------|--------------------------------------------------|
| CONVER              | SION RATE                                            |                                                                                                         |         |                          |                                                  |
|                     | Conversion Time                                      |                                                                                                         | 1       |                          | μs                                               |
|                     |                                                      | f <sub>SCL</sub> = 100kHz                                                                               | 5.56    |                          | ksps                                             |
|                     |                                                      | f <sub>SCL</sub> = 400kHz                                                                               | 22.2    |                          | ksps                                             |
| f <sub>CONV</sub>   | Conversion Rate                                      | f <sub>SCL</sub> = 1.7MHz                                                                               | 94.4    |                          | ksps                                             |
|                     |                                                      | f <sub>SCL</sub> = 3.4MHz                                                                               | 188.9   |                          | ksps                                             |
| DIGITAL             | TIMING SPECS (SCL, SDA)                              |                                                                                                         |         |                          |                                                  |
| f <sub>SCL</sub>    | Serial Clock Frequency                               | Standard Mode<br>Fast Mode<br>High Speed Mode, $C_b$ = 100pF<br>High Speed Mode, $C_b$ = 400pF          |         | 100<br>400<br>3.4<br>1.7 | kHz (max)<br>kHz (max)<br>MHz (max)<br>MHz (max) |
| t <sub>LOW</sub>    | SCL Low Time                                         | Standard Mode<br>Fast Mode<br>High Speed Mode, $C_b$ = 100pF<br>High Speed Mode, $C_b$ = 400pF          |         | 4.7<br>1.3<br>160<br>320 | us (min)<br>us (min)<br>ns (min)<br>ns (min)     |
| t <sub>HIGH</sub>   | SCL High Time                                        | Standard Mode Fast Mode High Speed Mode, C <sub>b</sub> = 100pF High Speed Mode, C <sub>b</sub> = 400pF |         | 4.0<br>0.6<br>60<br>120  | us (min)<br>us (min)<br>ns (min)<br>ns (min)     |
| t <sub>SU;DAT</sub> | Data Setup Time                                      | Standard Mode<br>Fast Mode<br>High Speed Mode                                                           |         | 250<br>100<br>10         | ns (min)<br>ns (min)<br>ns (min)                 |
|                     |                                                      | Standard Mode (3)                                                                                       |         | 0<br>3.45                | us (min)<br>us (max)                             |
| t.,                 | Data Hold Time                                       | Fast Mode (3)                                                                                           |         | 0<br>0.9                 | us (min)<br>us (max)                             |
| t <sub>HD;DAT</sub> | Data Hold Time                                       | High Speed Mode, C <sub>b</sub> = 100pF                                                                 |         | 0<br>70                  | ns (min)<br>ns (max)                             |
|                     |                                                      | High Speed Mode, C <sub>b</sub> = 400pF                                                                 |         | 0<br>150                 | ns (min)<br>ns (max)                             |
| t <sub>SU;STA</sub> | Setup time for a start or a repeated start condition | Standard Mode<br>Fast Mode<br>High Speed Mode                                                           |         | 4.7<br>0.6<br>160        | us (min)<br>us (min)<br>ns (min)                 |
| t <sub>HD;STA</sub> | Hold time for a start or a repeated start condition  | Standard Mode<br>Fast Mode<br>High Speed Mode                                                           |         | 4.0<br>0.6<br>160        | us (min)<br>us (min)<br>ns (min)                 |
| t <sub>BUF</sub>    | Bus free time between a stop and start condition     | Standard Mode<br>Fast Mode                                                                              |         | 4.7<br>1.3               | us (min)<br>us (min)                             |

<sup>(1)</sup>  $C_b$  refers to the capacitance of one bus line.  $C_b$  is expressed in pF units.

<sup>(2)</sup> Typical figures are at T<sub>J</sub> = 25°C, and represent most likely parametric norms. Test limits are guaranteed to National's AOQL (Average Outgoing Quality Level).

<sup>(3)</sup> The ADC101C021 will provide a minimum data hold time of 300ns to comply with the I<sup>2</sup>C Specification.



### A.C. and Timing Characteristics (continued)

The following specifications apply for  $V_A = +2.7V$  to +5.5V. **Boldface limits apply for T\_{MIN} \le T\_A \le T\_{MAX}** and all other limits are at  $T_A = 25$ °C, unless otherwise specified.

| Symbol              | Parameter                                              | Conditions <sup>(1)</sup>                     | Typical (2) | Limits<br>(2) (1)           | Units<br>(Limits)                |
|---------------------|--------------------------------------------------------|-----------------------------------------------|-------------|-----------------------------|----------------------------------|
| t <sub>SU;STO</sub> | Setup time for a stop condition                        | Standard Mode<br>Fast Mode<br>High Speed Mode |             | 4.0<br>0.6<br>160           | us (min)<br>us (min)<br>ns (min) |
|                     |                                                        | Standard Mode                                 |             | 1000                        | ns (max)                         |
|                     |                                                        | Fast Mode                                     |             | 20+0.1C <sub>b</sub><br>300 | ns (min)<br>ns (max)             |
| t <sub>rDA</sub>    | Rise time of SDA signal                                | High Speed Mode, C <sub>b</sub> = 100pF       |             | 10<br>80                    | ns (min)<br>ns (max)             |
|                     |                                                        | High Speed Mode, C <sub>b</sub> = 400pF       |             | 20<br>160                   | ns (min)<br>ns (max)             |
|                     |                                                        | Standard Mode                                 |             | 250                         | ns (max)                         |
|                     |                                                        | Fast Mode                                     |             | 20+0.1C <sub>b</sub><br>250 | ns (min)<br>ns (max)             |
| t <sub>fDA</sub>    | Fall time of SDA signal                                | High Speed Mode, C <sub>b</sub> = 100pF       |             | 10<br>80                    | ns (min)<br>ns (max)             |
|                     |                                                        | High Speed Mode, C <sub>b</sub> = 400pF       |             | 20<br>160                   | ns (min)<br>ns (max)             |
|                     |                                                        | Standard Mode                                 |             | 1000                        | ns (max)                         |
|                     |                                                        | Fast Mode                                     |             | 20+0.1C <sub>b</sub><br>300 | ns (min)<br>ns (max)             |
| t <sub>rCL</sub>    | Rise time of SCL signal                                | High Speed Mode, C <sub>b</sub> = 100pF       |             | 10<br>40                    | ns (min)<br>ns (max)             |
|                     |                                                        | High Speed Mode, C <sub>b</sub> = 400pF       |             | 20<br>80                    | ns (min)<br>ns (max)             |
|                     |                                                        | Standard Mode                                 |             | 1000                        | ns (max)                         |
|                     | Rise time of SCL signal after a                        | Fast Mode                                     |             | 20+0.1C <sub>b</sub><br>300 | ns (min)<br>ns (max)             |
| t <sub>rCL1</sub>   | repeated start condition and after an acknowledge bit. | High Speed Mode, C <sub>b</sub> = 100pF       |             | 10<br>80                    | ns (min)<br>ns (max)             |
|                     |                                                        | High Speed Mode, C <sub>b</sub> = 400pF       |             | 20<br>160                   | ns (min)<br>ns (max)             |
|                     |                                                        | Standard Mode                                 |             | 300                         | ns (max)                         |
|                     |                                                        | Fast Mode                                     |             | 20+0.1C <sub>b</sub><br>300 | ns (min)<br>ns (max)             |
| t <sub>fCL</sub>    | Fall time of a SCL signal                              | High Speed Mode, C <sub>b</sub> = 100pF       |             | 10<br>40                    | ns (min)<br>ns (max)             |
|                     |                                                        | High Speed Mode, C <sub>b</sub> = 400pF       |             | 20<br>80                    | ns (min)<br>ns (max)             |
| C <sub>b</sub>      | Capacitive load for each bus line (SCL and SDA)        |                                               |             | 400                         | pF (max)                         |
| t <sub>SP</sub>     | Pulse Width of spike suppressed                        | Fast Mode<br>High Speed Mode                  |             | 50<br>10                    | ns (max)<br>ns (max)             |

<sup>(4)</sup> Spike suppression filtering on SCL and SDA will suppress spikes that are less than 50ns for standard and fast modes, and less than 10ns for hs-mode.



### **Timing Diagrams**



Figure 1. Serial Timing Diagram

### **Specification Definitions**

**ACQUISITION TIME** is the time required for the ADC to acquire the input voltage. During this time, the hold capacitor is charged by the input voltage.

**APERTURE DELAY** is the time between the start of a conversion and the time when the input signal is internally acquired or held for conversion.

**CONVERSION TIME** is the time required, after the input voltage is acquired, for the ADC to convert the input voltage to a digital word.

**DIFFERENTIAL NON-LINEARITY (DNL)** is the measure of the maximum deviation from the ideal step size of 1 LSB.

**EFFECTIVE NUMBER OF BITS (ENOB, or EFFECTIVE BITS)** is another method of specifying Signal-to-Noise and Distortion or SINAD. ENOB is defined as (SINAD - 1.76) / 6.02 and says that the converter is equivalent to a perfect ADC of this (ENOB) number of bits.

**FULL POWER BANDWIDTH** is a measure of the frequency at which the reconstructed output fundamental drops 3 dB below its low frequency value for a full scale input.

**GAIN ERROR** is the deviation of the last code transition (111...110) to (111...111) from the ideal ( $V_{REF}$  - 1.5 LSB), after adjusting for offset error.

**INTEGRAL NON-LINEARITY (INL)** is a measure of the deviation of each individual code from a line drawn from negative full scale (½ LSB below the first code transition) through positive full scale (½ LSB above the last code transition). The deviation of any given code from this straight line is measured from the center of that code value.

**INTERMODULATION DISTORTION (IMD)** is the creation of additional spectral components as a result of two sinusoidal frequencies being applied to an individual ADC input at the same time. It is defined as the ratio of the power in both the second and third order intermodulation products to the power in one of the original frequencies. Second order products are  $f_a \pm f_b$ , where  $f_a$  and  $f_b$  are the two sine wave input frequencies. Third order products are  $(2f_a \pm f_b)$  and  $(f_a \pm 2f_b)$ . IMD is usually expressed in dB.

MISSING CODES are those output codes that will never appear at the ADC output. The ADC101C021 is guaranteed not to have any missing codes.

**OFFSET ERROR** is the deviation of the first code transition (000...000) to (000...001) from the ideal (i.e. GND + 0.5 LSB).

**SIGNAL TO NOISE RATIO (SNR)** is the ratio, expressed in dB, of the rms value of the input signal to the rms value of the sum of all other spectral components below one-half the sampling frequency, not including harmonics or d.c.

**SIGNAL TO NOISE PLUS DISTORTION (S/N+D or SINAD)** Is the ratio, expressed in dB, of the rms value of the input signal to the rms value of all of the other spectral components below half the clock frequency, including harmonics but excluding d.c.

www.ti.com

**SPURIOUS FREE DYNAMIC RANGE (SFDR)** is the difference, expressed in dB, between the desired signal amplitude to the amplitude of the peak spurious spectral component, where a spurious spectral component is any signal present in the output spectrum that is not present at the input and may or may not be a harmonic.

**TOTAL HARMONIC DISTORTION (THD)** is the ratio, expressed in dBc, of the rms total of the first n harmonic components at the output to the rms level of the input signal frequency as seen at the output. THD is calculated as

THD = 
$$20 \times \log_{10} \sqrt{\frac{A_{f2}^2 + \Lambda + A_{Fn}^2}{A_{f1}^2}}$$
 (1)

where  $A_{f1}$  is the RMS power of the input frequency at the output and  $A_{f2}$  through  $A_{fn}$  are the RMS power in the first n harmonic frequencies.

**THROUGHPUT TIME** is the minimum time required between the start of two successive conversions. It is the acquisition time plus the conversion time.

**LEAST SIGNIFICANT BIT (LSB)** is the bit that has the smallest value or weight of all bits in a word. This value is  $LSB = V_A / 2^n$  (2)

where V<sub>A</sub> is the supply voltage for this product, and "n" is the resolution in bits, which is 10 for the ADC101C021.

**MOST SIGNIFICANT BIT (MSB)** is the bit that has the largest value or weight of all bits in a word. Its value is 1/2 of  $V_A$ .



### **Typical Performance Characteristics**

 $f_{SCL} = 400 \text{kHz}, \ f_{SAMPLE} = 22 \text{kSPS}, \ f_{IN} = 1 \text{kHz}, \ V_A = 5.0 \text{V}, \ T_A = +25 ^{\circ}\text{C}, \ unless \ otherwise \ stated.$ 







Figure 3.





Figure 5.

DNL vs. Supply



f<sub>SCL</sub>=3.4MHz +DNL 0.2

0.4



Figure 7.



### **Typical Performance Characteristics (continued)**

 $f_{SCL} = 400 \text{kHz}$ ,  $f_{SAMPLE} = 22 \text{kSPS}$ ,  $f_{IN} = 1 \text{kHz}$ ,  $V_A = 5.0 \text{V}$ ,  $T_A = +25 ^{\circ}\text{C}$ , unless otherwise stated.















### **Typical Performance Characteristics (continued)**

 $f_{SCL}$  = 400kHz,  $f_{SAMPLE}$  = 22kSPS,  $f_{IN}$  = 1kHz,  $V_A$  = 5.0V,  $T_A$  = +25°C, unless otherwise stated.





Figure 15.



Submit Documentation Feedback



### FUNCTIONAL DESCRIPTION

The ADC101C021 is a successive-approximation analog-to-digital converter designed around a chargeredistribution digital-to-analog converter. Unless otherwise stated, references to the ADC101C021 in this section will apply to both the ADC101C021 and the ADC101C027.

### **CONVERTER OPERATION**

Simplified schematics of the ADC101C021 in both track and hold modes are shown in Figure 17 and Figure 18, respectively. In Figure 17, the ADC101C021 is in track mode. SW1 connects the sampling capacitor to the analog input channel and SW2 equalizes the comparator inputs. The ADC is in this state for approximately 0.4µs at the beginning of every conversion cycle, which begins at the ACK fall of SDA. Conversions occur when the conversion result register is read and when the ADC is in automatic conversion mode. (see Section AUTOMATIC CONVERSION MODE).

Figure 18 shows the ADC101C021 in hold mode. SW1 connects the sampling capacitor to ground and SW2 unbalances the comparator. The control logic then instructs the charge-redistribution DAC to add or subtract fixed amounts of charge to or from the sampling capacitor until the comparator is balanced. When the comparator is balanced, the digital word supplied to the DAC is also the digital representation of the analog input voltage. This digital word is stored in the conversion result register and read via the 2-wire interface.

In the Normal (non-Automatic) Conversion mode, a new conversion is started after the previous conversion result is read. In the Automatic Mode, conversions are started at set intervals, as determined by bits D7 through D5 of the Configuration Register. The intent of the Automatic mode is to provide a "watchdog" function to ensure that the input voltage remains within the limits set in the Alert Limit Registers. The minimum and maximum conversion results can then be read from the Lowest Conversion Register and the Highest Conversion Register, as described in Section INTERNAL REGISTERS.



Figure 17. ADC101C021 in Track Mode



Figure 18. ADC101C021 in Hold Mode

### **ANALOG INPUT**

An equivalent circuit for the input of the ADC101C021 is shown in Figure 19. The diodes provide ESD protection for the analog input. The operating range for the analog input is 0 V to VA. Going beyond this range will cause the ESD diodes to conduct and may result in erratic operation. For this reason, these diodes should NOT be used to clamp the input signal.

Copyright © 2008-2013, Texas Instruments Incorporated

SNAS446D-FEBRUARY 2008-REVISED FEBRUARY 2013

www.ti.com

The capacitor C1 in Figure 19 has a typical value of 3 pF and is mainly the package pin capacitance. Resistor R1 is the on resistance ( $R_{ON}$ ) of the multiplexer and track / hold switch and is typically 500 $\Omega$ . Capacitor C2 is the ADC101C021 sampling capacitor and is typically 30 pF. The ADC101C021 will deliver best performance when driven by a low-impedance source (less than  $100\Omega$ ). This is especially important when using the ADC101C021 to sample dynamic signals. A buffer amplifier may be necessary to limit source impedance. Use a precision op-amp to maximize circuit performance. Also important when sampling dynamic signals is a band-pass or low-pass filter to reduce noise at the input.



Figure 19. Equivalent Input Circuit

The analog input is sampled for eight internal clock cycles, or for typically 400 ns, after the fall of SDA for acknowledgement. This time could be as long as about 530 ns. The sampling switch opens and the conversion begins this time after the fall of ACK. This time are typical at room temperature and may vary with temperature.

### **ADC TRANSFER FUNCTION**

The output format of the ADC101C021 is straight binary. Code transitions occur midway between successive integer LSB values. The LSB width for the ADC101C021 is V<sub>A</sub> / 1024. The ideal transfer characteristic is shown in Figure 20. The transition from an output code of 0000 0000 0000 to a code of 0000 0000 0001 is at 1/2 LSB, or a voltage of V<sub>A</sub> / 2048. Other code transitions occur at intervals of 1 LSB.



Figure 20. Ideal Transfer Characteristic

### REFERENCE VOLTAGE

The ADC101C021 uses the supply  $(V_A)$  as the reference, so  $V_A$  must be treated as a reference. The analog-todigital conversion will only be as precise as the reference  $(V_A)$ , so the supply voltage should be free of noise. The reference should be driven by a low output impedance voltage source.

The Applications section provides recommended ways to provide the supply voltage appropriately. Refer to Section TYPICAL APPLICATION CIRCUIT for details.



### **POWER-ON RESET**

An internal power-on reset (POR) occurs when the supply voltage transitions above the power-on reset threshold. Each of the registers contains a defined value upon POR and this data remains there until any of the following occurs:

- The first conversion is completed, causing the Conversion Result and Status registers to be updated.
- A different data word is written to a writable register.
- · The ADC is powered down.

The internal registers will lose their contents if the supply voltage goes below 2.4V. Should this happen, it is important that the  $V_A$  supply be lowered to a maximum of 200mV before the supply is raised again to properly reset the device and ensure that the ADC performs as specified.

### **INTERNAL REGISTERS**

The ADC101C021 has 8 internal data registers and one address pointer. The registers provide additional ADC functions such as storing minimum and maximum conversion results, setting alert threshold levels, and storing data to configure the operation of the device. Figure 21 shows all of the registers and their corresponding address pointer values. All of the registers are read/write capable except the conversion result register, which is read-only.



Figure 21. Register Structure



### **Address Pointer Register**

The address pointer determines which of the data registers is accessed by the I<sup>2</sup>C interface. The first data byte of every write operation is stored in the address pointer register. This value selects the register that the following data bytes will be written to or read from. Only the three LSBs of this register are variable. The other bits must always be written to as zeros. After a power-on reset, the pointer register defaults to all zeros (conversion result register).

Default Value: 00h

| P7 | P6 | P5 | P4 | P3 | P2              | P1 | P0 |
|----|----|----|----|----|-----------------|----|----|
| 0  | 0  | 0  | 0  | 0  | Register Select |    |    |

| P2 | P1 | P0 | REGISTER                        |
|----|----|----|---------------------------------|
| 0  | 0  | 0  | Conversion Result (read only)   |
| 0  | 0  | 1  | Alert Status (read/write)       |
| 0  | 1  | 0  | Configuration (read/write)      |
| 0  | 1  | 1  | Low Limit (read/write)          |
| 1  | 0  | 0  | High Limit (read/write)         |
| 1  | 0  | 1  | Hysteresis (read/write)         |
| 1  | 1  | 0  | Lowest Conversion (read/write)  |
| 1  | 1  | 1  | Highest Conversion (read/write) |

### **Conversion Result Register**

This register holds the result of the most recent conversion. In the normal mode, a new conversion is started whenever this register is read. The conversion result data is in straight binary format with the MSB at D11.

Pointer Address 00h (Read Only)

Default Value: 0000h

| D15                     | D14 | D13 | D12 | D11                     | D10 | D9 | D8    |  |
|-------------------------|-----|-----|-----|-------------------------|-----|----|-------|--|
| Alert Flag Reserved     |     |     |     | Conversion Result [9:6] |     |    |       |  |
|                         | •   |     |     |                         |     |    |       |  |
| D7                      | D6  | D5  | D4  | D3                      | D2  | D1 | D0    |  |
| Conversion Result [5:0] |     |     |     |                         |     |    | erved |  |

| Bits  | Name              | Description                                                                                                                                                                                                                                                                                                                                                                          |
|-------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | Alert Flag        | This bit indicates when an alert condition has occurred. When the Alert Bit Enable is set in the Configuration Register, this bit will be high if either alert flag is set in the Alert Status Register. Otherwise, this bit is a zero. The I <sup>2</sup> C controller will typically read the Alert Status register and other data registers to determine the source of the alert. |
| 14:12 | Reserved          | Always reads zeros.                                                                                                                                                                                                                                                                                                                                                                  |
| 11:2  | Conversion Result | The Analog-to-Digital conversion result. The Conversion result data is a 10-bit data word in straight binary format. The MSB is D11.                                                                                                                                                                                                                                                 |
| 1:0   | Reserved          | Always reads zeros.                                                                                                                                                                                                                                                                                                                                                                  |

www.ti.com

### **Alert Status Register**

This register indicates if a high or a low threshold has been violated. The bits of this register are active high. That is, a high indicates that the respective limit has been violated.

Pointer Address 01h (Read/Write)

Default Value: 00h

| D7 | D6 | D5   | D4    | D3 | D2 | D1                  | D0                   |
|----|----|------|-------|----|----|---------------------|----------------------|
|    | •  | Rese | erved |    |    | Over Range<br>Alert | Under Range<br>Alert |

| Bits | Name                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:2  | Reserved                  | Always reads zeros. Zeros must be written to these bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1    | Over Range<br>Alert Flag  | Bit is set to 1 when the measured voltage exceeds the $V_{HIGH}$ limit stored in the programmable $V_{HIGH}$ limit register. Flag is reset to 0 when one of the following two conditions is met: (1) The controller writes a one to this bit. (2) The measured voltage decreases below the programmed $V_{HIGH}$ limit minus the programmed $V_{HYST}$ value (See Figure 24). The alert will only self-clear if the Alert Hold bit is cleared in the Configuration register. If the Alert Hold bit is set, the only way to clear an over range alert is to write a one to this bit. |
| 0    | Under Range<br>Alert Flag | Bit is set to 1 when the measured voltage falls below the $V_{LOW}$ limit stored in the programmable $V_{LOW}$ limit register. Flag is reset to 0 when one of the following two conditions is met: (1) The controller writes a one to this bit. (2) The measured voltage increases above the programmed $V_{LOW}$ limit plus the programmed $V_{HYST}$ value. The alert will only self-clear if the Alert Hold bit is cleared in the Configuration register. If the Alert Hold bit is set, the only way to clear an under range alert is to write a one to this bit.                |



### **Configuration Register**

Pointer Address 02h (Read/Write)

Default Value: 00h

| D7 D6 D5         |  |    | D4         | D3                | D2               | D1 | D0       |  |
|------------------|--|----|------------|-------------------|------------------|----|----------|--|
| Cycle Time [2:0] |  | 0] | Alert Hold | Alert Flag Enable | Alert Pin Enable | 0  | Polarity |  |

|    | Cycle Time[2:0] |    | Conversion                  | Typical                        |
|----|-----------------|----|-----------------------------|--------------------------------|
| D7 | D6              | D5 | Interval                    | f <sub>convert</sub><br>(ksps) |
| 0  | 0               | 0  | Mode Disabled               | 0                              |
| 0  | 0               | 1  | T <sub>convert</sub> x 32   | 27                             |
| 0  | 1               | 0  | T <sub>convert</sub> x 64   | 13.5                           |
| 0  | 1               | 1  | T <sub>convert</sub> x 128  | 6.7                            |
| 1  | 0               | 0  | T <sub>convert</sub> x 256  | 3.4                            |
| 1  | 0               | 1  | T <sub>convert</sub> x 512  | 1.7                            |
| 1  | 1               | 0  | T <sub>convert</sub> x 1024 | 0.9                            |
| 1  | 1               | 1  | T <sub>convert</sub> x 2048 | 0.4                            |

| Bits | Name              | Description                                                                                                                                                                                                                                                                                                                                                                      |
|------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5  | Cycle Time        | Configures Automatic Conversion mode. When these bits are set to zeros, the automatic conversion mode is disabled. This is the case at power-up.  When these bits are set to a non-zero value, the ADC will begin operating in automatic conversion mode. (See AUTOMATIC CONVERSION MODE). The Cycle Time table shows how different values provide various conversion intervals. |
| 4    | Alert Hold        | <ul><li>0: Alerts will self-clear when the measured voltage moves within the limits by more than the hysteresis register value.</li><li>1: Alerts will not self-clear and are only cleared when a one is written to the alert high flag or the alert low flag in the Alert Status register.</li></ul>                                                                            |
| 3    | Alert Flag Enable | <ul><li>0: Disables alert status bit [D15] in the Conversion Result register.</li><li>1: Enables alert status bit [D15] in the Conversion Result register.</li></ul>                                                                                                                                                                                                             |
| 2    | Alert Pin Enable  | 0: Disables the ALERT output pin. The ALERT output will TRI-STATE when the pin is disabled. 1: Enables the ALERT output pin. *This bit does not apply to the ADC101C027.                                                                                                                                                                                                         |
| 1    | Reserved          | Always reads zeros. Zeros must be written to these bits.                                                                                                                                                                                                                                                                                                                         |
| 0    | Polarity          | This bit configures the active level polarity of the ALERT output pin. 0: Sets the ALERT pin to active low. 1: Sets the ALERT pin to active high. *This bit does not apply to the ADC101C027.                                                                                                                                                                                    |

www.ti.com

### V<sub>LOW</sub> -- Alert Limit Register - Under Range

This register holds the lower limit threshold used to determine the alert condition. If the conversion moves lower than this limit, a  $V_{LOW}$  alert is generated.

Pointer Address 03h (Read/Write)

Default Value: 0000h

| D15 | D14  | D13   | D12 | D11 | D10                 | D9        | D8 |
|-----|------|-------|-----|-----|---------------------|-----------|----|
|     | Rese | erved |     |     | V <sub>LOW</sub> Li | mit [9:6] | •  |

| D7 | D6                           | D5 | D4 | D3 | D2 | D1 | D0 |
|----|------------------------------|----|----|----|----|----|----|
|    | V <sub>LOW</sub> Limit [5:0] |    |    |    |    |    |    |

| Bits  | Name                   | Description                                                                                                                                                 |
|-------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:12 | Reserved               | Always reads zeros. Zeros must be written to these bits.                                                                                                    |
| 11:2  | V <sub>LOW</sub> Limit | Sets the lower limit threshold used to determine the alert condition. If the conversion moves lower than this limit, a V <sub>LOW</sub> alert is generated. |
| 1:0   | Reserved               | Always reads zeros. Zeros must be written to these bits.                                                                                                    |

### V<sub>HIGH</sub> -- Alert Limit Register - Over Range

This register holds the upper limit threshold used to determine the alert condition. If the conversion moves higher than this limit, a  $V_{HIGH}$  alert is generated.

Pointer Address 04h (Read/Write)

Default Value: 0FFFh

| D15 | D14  | D13   | D12 | D11 | D10                  | D9        | D8 |
|-----|------|-------|-----|-----|----------------------|-----------|----|
|     | Rese | erved |     |     | V <sub>HIGH</sub> Li | mit [9:6] |    |

| D7                                     | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----------------------------------------|----|----|----|----|----|----|----|
| V <sub>HIGH</sub> Limit [5:0] Reserved |    |    |    |    |    |    |    |

| Bits  | Name                    | Description                                                                                                                                                   |
|-------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:12 | Reserved                | Always reads zeros. Zeros must be written to these bits.                                                                                                      |
| 11:2  | V <sub>HIGH</sub> Limit | Sets the upper limit threshold used to determine the alert condition. If the conversion moves higher than this limit, a V <sub>HIGH</sub> alert is generated. |
| 1:0   | Reserved                | Always reads zeros. Zeros must be written to these bits.                                                                                                      |



### V<sub>HYST</sub> -- Alert Hysteresis Register

This register holds the hysteresis value used to determine the alert condition. After a  $V_{HIGH}$  or  $V_{LOW}$  alert occurs, the conversion result must move within the  $V_{HIGH}$  or  $V_{LOW}$  limit by more than this value to clear the alert condition. **Note:** If the Alert Hold bit is set in the configuration register, alert conditions will not self-clear.

Pointer Address 05h (Read/Write)

Default Value: 0000h

| D15 | D14  | D13   | D12  | D11              | D10 | D9 | D8 |  |  |
|-----|------|-------|------|------------------|-----|----|----|--|--|
|     | Rese | erved |      | Hysteresis [9:6] |     |    |    |  |  |
|     |      |       |      |                  |     |    |    |  |  |
| D7  | D6   | D5    | D4   | D3               | D2  | D1 | D0 |  |  |
|     |      |       | Rese | erved            |     |    |    |  |  |

| Bits  | Name       | Description                                                                                                                                                                                                                                                                                                                                                                                    |
|-------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:12 | Reserved   | Always reads zeros. Zeros must be written to these bits.                                                                                                                                                                                                                                                                                                                                       |
| 11:2  | Hysteresis | Sets the hysteresis value used to determine the alert condition. D11 is MSB. After a V <sub>HIGH</sub> or V <sub>LOW</sub> alert occurs, the conversion result must move within the V <sub>HIGH</sub> or V <sub>LOW</sub> limit by more than this value to clear the alert condition.  Note: If the Alert Hold bit is set in the configuration register, alert conditions will not self-clear. |
| 1:0   | Reserved   | Always reads zeros. Zeros must be written to these bits.                                                                                                                                                                                                                                                                                                                                       |

### **V<sub>MIN</sub>** -- Lowest Conversion Register

This register holds the Lowest Conversion result when in the automatic conversion mode. Each conversion result is compared against the contents of this register. If the value is lower, it becomes the lowest conversion and replaces the current value. If the value is higher, the register contents remain unchanged. The lowest conversion value can be cleared at any time by writing 0FFFh to this register. The value of this register will update automatically when the automatic conversion mode is enabled, but is NOT updated in the normal mode.

Pointer Address 06h (Read/Write)

Default Value: 0FFFh

| D15 | D14  | D13   | D12 | D11                     | D10 | D9 | D8 |  |  |
|-----|------|-------|-----|-------------------------|-----|----|----|--|--|
|     | Rese | erved |     | Lowest Conversion [9:6] |     |    |    |  |  |
|     |      |       |     | •                       |     |    |    |  |  |
| D7  | D6   | D5    | D4  | D3                      | D2  | D1 | D0 |  |  |
|     | Rese | erved |     |                         |     |    |    |  |  |

| Bits  | Name              | ame Description                                          |  |  |  |  |  |  |  |  |
|-------|-------------------|----------------------------------------------------------|--|--|--|--|--|--|--|--|
| 15:12 | Reserved          | Always reads zeros. Zeros must be written to these bits. |  |  |  |  |  |  |  |  |
| 11:2  | Lowest Conversion | Contains the Lowest Conversion result. D11 is MSB.       |  |  |  |  |  |  |  |  |
| 1:0   | Reserved          | Always reads zeros. Zeros must be written to these bits. |  |  |  |  |  |  |  |  |

Submit Documentation Feedback



### **V<sub>MAX</sub>** -- Highest Conversion Register

This register holds the Highest Conversion result when in the Automatic mode. Each conversion result is compared against the contents of this register. If the value is higher, it replaces the previous value. If the value is lower, the register contents remain unchanged. The highest conversion value can be cleared at any time by writing 0000h to this register. The value of this register will update automatically when the automatic conversion mode is enabled, but is NOT updated in the normal mode.

Pointer Address 07h (Read/Write)

Default Value: 0000h

| D15 | D14  | D13         | D12           | D11                      | D10 | D9   | D8   |  |
|-----|------|-------------|---------------|--------------------------|-----|------|------|--|
|     | Rese | erved       |               | Highest Conversion [9:6] |     |      |      |  |
|     |      |             |               |                          |     |      |      |  |
| D7  | D6   | D5          | D4            | D3                       | D2  | D1   | D0   |  |
|     |      | Highest Con | version [5:0] |                          |     | Rese | rved |  |

| Bits  | Name               | cription                                                 |  |  |  |  |  |  |  |
|-------|--------------------|----------------------------------------------------------|--|--|--|--|--|--|--|
| 15:12 | Reserved           | Always reads zeros. Zeros must be written to these bits. |  |  |  |  |  |  |  |
| 11:2  | Highest Conversion | Highest conversion result. D11 is MSB.                   |  |  |  |  |  |  |  |
| 1:0   | Reserved           | Always reads zeros. Zeros must be written to these bits. |  |  |  |  |  |  |  |

### **SERIAL INTERFACE**

The I<sup>2</sup>C-compatible interface operates in all three speed modes. Standard mode (100kHz) and Fast mode (400kHz) are functionally the same and will be referred to as Standard-Fast mode in this document. High-Speed mode (3.4MHz) is an extension of Standard-Fast mode and will be referred to as Hs-mode in this document.

The following diagrams describe the timing relationships of the clock (SCL) and data (SDA) signals. Pull-up resistors or current sources are required on the SCL and SDA busses to pull them high when they are not being driven low. A logic zero is transmitted by driving the output low. A logic high is transmitted by releasing the output and allowing it to be pulled-up externally. The appropriate pull-up resistor values will depend upon the total bus capacitance and operating speed. The ADC101C021 offers extended ESD tolerance (8kV HBM) for the I<sup>2</sup>C bus pins (SCL & SDA) allowing extension of the bus across multiple boards without extra ESD protection.

### Basic I<sup>2</sup>C Protocol

The I<sup>2</sup>C interface is bi-directional and allows multiple devices to operate on the same bus. The bus consists of master devices and slave devices which can communicate back and forth over the I<sup>2</sup>C interface. Master devices control the bus and are typically microcontrollers, FPGAs, DSPs, or other digital controllers. Slave devices are controlled by a master and are typically peripheral devices such as the ADC101C021. To support multiple devices on the same bus, each slave has a unique hardware address which is referred to as the "slave address." To communicate with a particular device on the bus, the controller (master) sends the slave address and listens for a response from the slave. This response is referred to as an acknowledge bit. If a slave on the bus is addressed correctly, it Acknowledges (ACKs) the master by driving the SDA bus low. If the address doesn't match a device's slave address, it Not-acknowledges (NACKs) the master by letting SDA be pulled high. ACKs also occur on the bus when data is being transmitted. When the master is writing data, the slave ACKs after every data byte is successfully received. When the master is reading data, the master ACKs after every data byte is received to let the slave know it wants to receive another data byte. When the master wants to stop reading, it NACKs after the last data byte and creates a stop condition on the bus.

All communication on the bus begins with either a Start condition or a Repeated Start condition. The protocol for starting the bus varies between Standard-Fast mode and Hs-mode. In Standard-Fast mode, the master generates a Start condition by driving SDA from high to low while SCL is high. In Hs-mode, starting the bus is more complicated. Please refer to Section High-Speed (Hs) Mode for the full details of a Hs-mode Start condition.



A Repeated Start is generated to address a different device or register, or to switch between read and write modes. The master generates a Repeated Start condition by driving SDA low while SCL is high. Following the Repeated Start, the master sends out the slave address and a read/write bit as shown in Figure 22. The bus continues to operate in the same speed mode as before the Repeated Start condition.

All communication on the bus ends with a Stop condition. In either Standard-Fast mode or Hs-Mode, a Stop condition occurs when SDA is pulled high while SCL is high. After a Stop condition, the bus remains idle until a master generates another Start condition.

Please refer to the Philips I<sup>2</sup>C<sup>®</sup> Specification (Version 2.1 Jan, 2000) for a detailed description of the serial interface.



Figure 22. Basic Operation.

### Standard-Fast Mode

In Standard-Fast mode, the master generates a start condition by driving SDA from high to low while SCL is high. The start condition is always followed by a 7-bit slave address and a Read/Write bit. After these 8 bits have been transmitted by the master, SDA is released by the master and the ADC101C021 either ACKs or NACKs the address. If the slave address matches, the ADC101C021 ACKs the master. If the address doesn't match, the ADC101C021 NACKs the master.

For a **write** operation, the master follows the ACK by sending the 8-bit register address pointer to the ADC. Then the ADC101C021 ACKs the transfer by driving SDA low. Next, the master sends the upper 8-bits to the ADC101C021. Then the ADC101C021 ACKs the transfer by driving SDA low. For a single byte transfer, the master should generate a stop condition at this point. For a 2-byte write operation, the lower 8-bits are sent by the master. The ADC101C021 then ACKs the transfer, and the master either sends another pair of data bytes, generates a Repeated Start condition to read or write another register, or generates a Stop condition to end communication.

A **read** operation can take place either of two ways:

If the address pointer is pre-set before the read operation, the desired register can be read immediately following the slave address. In this case, the upper 8-bits of the register, set by the pre-set address pointer, are sent out by the ADC. For a single byte read operation, the Master sends a NACK to the ADC and generates a Stop condition to end communication after receiving 8-bits of data. For a 2-byte read operation, the Master continues the transmission by sending an ACK to the ADC. Then the ADC sends out the lower 8-bits of the ADC register. At this point, the master either sends an ACK to receive more data or, a NACK followed by a Stop or Repeated Start. If the master sends an ACK, the ADC sends the next upper data byte, and the read cycle repeats.

If the ADC101C021 address pointer needs to be set, the master needs to write to the device and set the address pointer before reading from the desired register. This type of read requires a start, the slave address, a write bit, the address pointer, a Repeated Start (if appropriate), the slave address, and a read bit (refer to Figure 27). Following this sequence, the ADC sends out the upper 8-bits of the register. For a single byte read operation, the Master must then send a NACK to the ADC and generate a Stop condition to end communication. For a 2-Byte write operation, the Master sends an ACK to the ADC. Then, the ADC sends out the lower 8-bits of the ADC register. At this point, the master sends either an ACK to receive more data, or a NACK followed by a Stop or Repeated Start. If the master sends an ACK, the ADC sends another pair of data bytes, and the read cycle will repeat. The number of data words that can be read is unlimited.



### High-Speed (Hs) Mode

For Hs-mode, the sequence of events to begin communication differs slightly from Standard-Fast mode. Figure 23 describes this in further detail. Initially, the bus begins running in Standard-Fast mode. The master generates a Start condition and sends the 8-bit Hs master code (00001XXX) to the ADC101C021. Next, the ADC101C021 responds with a NACK. Once the SCL line has been pulled to a high level, the master switches to Hs-mode by increasing the bus speed and generating a second Repeated Start condition (driving SDA low while SCL is pulled high). At this point, the master sends the slave address to the ADC101C021, and communication continues as shown above in the "Basic Operation" Diagram (see Figure 22).

When the master generates a Repeated Start condition while in Hs-mode, the bus stays in Hs-mode awaiting the slave address from the master. The bus continues to run in Hs-mode until a Stop condition is generated by the master. When the master generates a Stop condition on the bus, the bus must be started in Standard-Fast mode again before increasing the bus speed and switching to Hs-mode.



Figure 23. Beginning Hs-Mode Communication

### I<sup>2</sup>C Slave (Hardware) Address

The ADC has a seven-bit hardware address which is also referred to as a slave address. For the VSSOP-8 version of the ADC101C021, this address is configured by the ADR0 and ADR1 address selection inputs. For the ADC101C027, the address is configured by the ADR0 address selection input. ADR0 and ADR1 can be grounded, left floating, or tied to  $V_A$ . If desired, ADR0 can be set to  $V_A/2$  rather than left floating. The state of these inputs sets the hardware address that the ADC responds to on the I<sup>2</sup>C bus (see Table 3). For the SOT-6 version of the ADC101C021, the hardware address is not pin-configurable and is set to 1010100. The diagrams in COMMUNICATING WITH THE ADC101C021 describe how the I<sup>2</sup>C controller should address the ADC via the I<sup>2</sup>C interface.

Pin compatible alternatives that provide additional address options to the SOT-6 version of the ADC101C021 and the ADC101C027 are available.

|               | ADC101C027     | ADC101C021     | ADC10          | 01C021         |  |  |
|---------------|----------------|----------------|----------------|----------------|--|--|
| Slave Address | (SOT-6)        | (SOT-6)        | (VSSOP-8)      |                |  |  |
| [A6 - A0]     | ADR0           | ALERT          | ADR1           | ADR0           |  |  |
| 1010000       | Floating       |                | Floating       | Floating       |  |  |
| 1010001       | GND            |                | Floating       | GND            |  |  |
| 1010010       | V <sub>A</sub> |                | Floating       | V <sub>A</sub> |  |  |
| 1010100       |                | Single Address | GND            | Floating       |  |  |
| 1010101       |                |                | GND            | GND            |  |  |
| 1010110       |                |                | GND            | V <sub>A</sub> |  |  |
| 1011000       |                |                | V <sub>A</sub> | Floating       |  |  |
| 1011001       |                |                | V <sub>A</sub> | GND            |  |  |
| 1011010       |                |                | V <sub>A</sub> | V <sub>A</sub> |  |  |

**Table 3. Slave Addresses** 



### ALERT FUNCTION

The ALERT function is an "out-of-range" indicator. At the end of every conversion, the measured voltage is compared to the values in the V<sub>HIGH</sub> and V<sub>LOW</sub> registers. If the measured voltage exceeds the value stored in V<sub>HIGH</sub> or falls below the value stored in V<sub>LOW</sub>, an alert condition occurs. The Alert condition is indicated in up to three places. First, the alert condition always causes either or both of the alert flags in the Alert Status register to go high. If the measured voltage exceeds the V<sub>HIGH</sub> limit, the Over Range Alert Flag is set. If the measured voltage falls below the V<sub>LOW</sub> limit, the Under Range Alert Flag is set. Second, if the Alert Flag Enable bit is set in the Configuration register, the alert condition also sets the MSB of the Conversion Result register. Third, if the Alert Pin Enable bit is set in the Configuration register, the ALERT output becomes active (see Figure 24). The ALERT output (ADC101S021 only) can be configured as an active high or active low output via the Polarity bit in the Configuration register. If the Polarity bit is cleared, the ALERT output is configured as active low. If the Polarity bit is set, the ALERT output is configured as active high.

The Over Range Alert condition is cleared when one of the following two conditions is met:

- 1. The controller writes a one to the Over Range Alert Flag bit.
- 2. The measured voltage goes below the programmed V<sub>HIGH</sub> limit minus the programmed V<sub>HYST</sub> value and the Alert Hold bit is cleared in the Configuration register. (see Figure 24). If the Alert Hold bit is set, the alert condition persists and only clears when a one is written to the Over Range Alert Flag bit.

The Under Range Alert condition is cleared when one of the following two conditions is met:

- 1. The controller writes a one to the Under Range Alert Flag bit.
- 2. The measured voltage goes above the programmed  $V_{LOW}$  limit plus the programmed  $V_{HYST}$  value and the Alert Hold bit is cleared in the Configuration register. If the Alert Hold bit is set, the alert condition persists and only clears when a one is written to the Under Range Alert Flag bit.

If the alert condition has been cleared by writing a one to the alert flag while the measured voltage still violates the V<sub>HIGH</sub> or V<sub>LOW</sub> limits, an alert condition will occur again after the completion of the next conversion (see Figure 25).

Alert conditions only occur if the input voltage exceeds the V<sub>HIGH</sub> limit or falls below the V<sub>LOW</sub> limit at the samplehold instant. The input voltage can exceed the V<sub>HIGH</sub> limit or fall below the V<sub>LOW</sub> limit briefly between conversions without causing an alert condition.



Figure 24. Alert condition cleared when measured voltage crosses V<sub>HIGH</sub> - V<sub>HYST</sub>

Submit Documentation Feedback





Figure 25. Alert condition cleared by writing a "1" to the Alert Flag.

### **AUTOMATIC CONVERSION MODE**

The automatic conversion mode configures the ADC to continually perform conversions without receiving "read" instructions from the controller over the I<sup>2</sup>C interface. The mode is activated by writing a non-zero value into the Cycle Time bits - D[7:5] - of the Configuration register (see Configuration Register). Once the ADC101C021 enters this mode, the internal oscillator is always enabled. The ADC's control logic samples the input at the sample rate set by the cycle time bits. Although the conversion result is not transmitted by the 2-wire interface, it is stored in the conversion result register and updates the various status registers of the device.

In automatic conversion mode, the out-of-range alert function is active and updates after every conversion. The ADC can operate independently of the controller in automatic conversion mode. When the input signal goes "out-of-range", an alert signal is sent to the controller. The controller can then read the status registers and determine the source of the alert condition. Also, comparison and updating of the  $V_{MIN}$  and  $V_{MAX}$  registers occur after every conversion in automatic conversion mode. The controller can occasionally read the  $V_{MIN}$  and/or  $V_{MAX}$  registers to determine the sampled input extremes. These register values persist until the user resets the  $V_{MIN}$  and  $V_{MAX}$  registers. These two features are useful in system monitoring, peak detection, and sensing applications.

### **COMMUNICATING WITH THE ADC101C021**

The ADC101C021's data registers are selected by the address pointer (see Address Pointer Register). To read/write a specific data register, the pointer must be set to that register's address. The pointer is always written at the beginning of a write operation. When the pointer needs to be updated for a read cycle, a write operation must precede the read operation to set the pointer address correctly. On the other hand, if the pointer is preset correctly, a read operation can occur without writing the address pointer register. The following timing diagrams describe the various read and write operations supported by the ADC.



### Reading from a 2-Byte ADC Register

The following diagrams indicate the sequence of actions required for a 2-Byte read from an ADC101C021 Register.



\*Note: In continuous mode, this bit must be an ACK. Immediately preceding a STOP condition, this bit must be a NACK.

Figure 26. Typical Read from a 2-Byte ADC Register with Preset Pointer



Figure 27. Typical Pointer Set Followed by Immediate Read of a 2-Byte ADC Register

Submit Documentation Feedback



### Reading from a 1-Byte ADC Register

The following diagrams indicate the sequence of actions required for a single Byte read from an ADC101C021 Register.



Figure 28. Typical Read from a 1-Byte ADC Register with Preset Pointer



Figure 29. Typical Pointer Set Followed by Immediate Read of a 1-Byte ADC Register



### Writing to an ADC Register

The following diagrams indicate the sequence of actions required for writing to an ADC101C021 Register.



Figure 30. Typical Write to a 1-Byte ADC Register



Figure 31. Typical Write to a 2-Byte ADC Register



### QUIET INTERFACE MODE

To improve performance at High Speed, operate the ADC in Quiet Interface Mode. This mode provides improved INL and DNL performance in I<sup>2</sup>C Hs-Mode (3.4MHz). The Quiet Interface mode provides a maximum throughput rate of 162ksps. Figure 32 describes how to read the conversion result register in this mode. Basically, the Master needs to release SCL for at least 1µs before the MSB of every upper data byte. The diagram assumes that the address pointer register is set to its default value.

Quiet Interface mode will only improve INL and DNL performance in Hs-Mode. Standard and Fast mode performance is unaffected by the Quiet Interface mode.



Figure 32. Reading in Quiet Interface Mode

### TYPICAL APPLICATION CIRCUIT

A typical application circuit is shown in Figure 33. The analog supply is bypassed with a capacitor network located close to the ADC101C021. The ADC uses the analog supply  $(V_A)$  as its reference voltage, so it is very important that  $V_A$  be kept as clean as possible. Due to the low power requirements of the ADC101C021, it is possible to use a precision reference as a power supply.

The bus pull-up resistors ( $R_P$ ) should be powered by the controller's supply. It is important that the pull-up resistors are pulled to the same voltage potential as  $V_A$ . This will ensure that the logic levels of all devices on the bus are compatible. If the controller's supply is noisy, an appropriate bypass capacitor should be added between the controller's supply pin and the pull-up resistors. For Hs-mode applications, this bypass capacitance will improve the accuracy of the ADC.

The value of the pull-up resistors (R<sub>P</sub>) depends upon the characteristics of each particular  $I^2C$  bus. The  $I^2C$  specification describes how to choose an appropriate value. As a general rule-of-thumb, we suggest using a  $1k\Omega$  resistor for Hs-mode bus configurations and a  $5k\Omega$  resistor for Standard or Fast Mode bus configurations. Depending upon the bus capacitance, these values may or may not be sufficient to meet the timing requirements of the  $I^2C$  bus specification. Please see the  $I^2C$  specification for further information.





Figure 33. Typical Application Circuit

### **BUFFERED INPUT**

A buffered input application circuit is shown in Figure 34. The analog input is buffered by a National Semiconductor LMP7731. The non-inverting amplifier configuration provides a buffered gain stage for a single ended source. This application circuit is good for single-ended sensor interface. The input must have a DC bias level that keeps the ADC input signal from swinging below GND or above the supply (+5V in this case).

The LM4132, with its 0.05% accuracy over temperature, is an excellent choice as a reference source for the ADC101C021.



Figure 34. Buffered Input Circuit

### INTELLIGENT BATTERY MONITOR

The ADC101C021 is easily used as an intelligent battery monitor. The simple circuit shown in Figure 35, uses the ADC101C021, the LP2980 fixed reference, and a resistor divider to implement an intelligent battery monitor with a window supervisory feature. The window supervisory feature is implemented by the "out of range" alert function. When the battery is recharging, the Over Range Alert will indicate that the charging cycle is complete (see Figure 36). When the battery is nearing depletion, the Under Range Alert will indicate that the battery is low (see Figure 37).





Figure 35. Intelligent Battery Monitor Circuit



Figure 36. Recharge Cycle



Figure 37. Discharge Cycle

In addition to the window supervisory feature, the ADC101C021 will allow the controller to read the battery voltage at any time during operation.

The accurate voltage reading and the alert feature will allow a controller to improve the efficiency of a battery-powered device. During the discharge cycle, the controller can switch to a low-battery mode, safely suspend operation, or report a precise battery level to the user. During the recharge cycle, the controller can implement an intelligent recharge cycle, decreasing the charge rate when the battery charge nears capacity.

### **Trickle Charge Controller**

While a battery is discharging, the ADC101C021 can be used to control a trickle charge to keep the battery near full capacity (see Figure 38). When the alert output is active, the battery will recharge. An intelligent recharge cycle will prevent over-charging and damaging the battery. With a trickle charge, the battery powered device can be disconnected from the charger at any time with a full charge.



Figure 38. Trickle Charge

### LAYOUT, GROUNDING, AND BYPASSING

For best accuracy and minimum noise, the printed circuit board containing the ADC101C021 should have separate analog and digital areas. The areas are defined by the locations of the analog and digital power planes. Both of these planes should be located on the same board layer. A single, solid ground plane is preferred if digital return current does not flow through the analog ground area. Frequently a single ground plane design will utilize a "fencing" technique to prevent the mixing of analog and digital ground currents. Separate ground planes should only be utilized when the fencing technique is inadequate. The separate ground planes must be connected in one place, preferably near the ADC121C021. Special care is required to guarantee that signals do not pass over power plane boundaries. Return currents must always have a continuous return path below their traces.

The ADC101C021 power supply should be bypassed with a  $4.7\mu\text{F}$  and a  $0.1\mu\text{F}$  capacitor as close as possible to the device with the  $0.1\mu\text{F}$  right at the device supply pin. The  $4.7\mu\text{F}$  capacitor should be a tantalum type and the  $0.1\mu\text{F}$  capacitor should be a low ESL type. The power supply for the ADC101C021 should only be used for analog circuits.

Avoid crossover of analog and digital signals and keep the clock and data lines on the component side of the board. The clock and data lines should have controlled impedances.





SNAS446D - FEBRUARY 2008 - REVISED FEBRUARY 2013

### **REVISION HISTORY**

| Changes from Revision C (February 2013) to Revision D |                                                    |  |    |  |  |  |  |
|-------------------------------------------------------|----------------------------------------------------|--|----|--|--|--|--|
| •                                                     | Changed layout of National Data Sheet to TI format |  | 34 |  |  |  |  |

Submit Documentation Feedback





10-Dec-2020

### **PACKAGING INFORMATION**

| Orderable Device     | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|----------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| ADC101C021CIMK/NOPB  | ACTIVE     | SOT-23-THIN  | DDC                | 6    | 1000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 105   | X33C                 | Samples |
| ADC101C021CIMKX/NOPB | ACTIVE     | SOT-23-THIN  | DDC                | 6    | 3000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 105   | X33C                 | Samples |
| ADC101C021CIMM/NOPB  | ACTIVE     | VSSOP        | DGK                | 8    | 1000           | RoHS & Green | SN                            | Level-1-260C-UNLIM |              | X38C                 | Samples |
| ADC101C027CIMK/NOPB  | ACTIVE     | SOT-23-THIN  | DDC                | 6    | 1000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 105   | X32C                 | Samples |
| ADC101C027CIMKX/NOPB | ACTIVE     | SOT-23-THIN  | DDC                | 6    | 3000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 105   | X32C                 | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



### **PACKAGE OPTION ADDENDUM**

10-Dec-2020

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 9-Aug-2022

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device                   | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADC101C021CIMK/NOPB      | SOT-23-<br>THIN | DDC                | 6 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| ADC101C021CIMKX/<br>NOPB | SOT-23-<br>THIN | DDC                | 6 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| ADC101C021CIMM/<br>NOPB  | VSSOP           | DGK                | 8 | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| ADC101C027CIMK/NOPB      | SOT-23-<br>THIN | DDC                | 6 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| ADC101C027CIMKX/<br>NOPB | SOT-23-<br>THIN | DDC                | 6 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |



www.ti.com 9-Aug-2022



### \*All dimensions are nominal

| Device                   | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADC101C021CIMK/NOPB      | SOT-23-THIN  | DDC             | 6    | 1000 | 210.0       | 185.0      | 35.0        |
| ADC101C021CIMKX/<br>NOPB | SOT-23-THIN  | DDC             | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| ADC101C021CIMM/NOPB      | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| ADC101C027CIMK/NOPB      | SOT-23-THIN  | DDC             | 6    | 1000 | 210.0       | 185.0      | 35.0        |
| ADC101C027CIMKX/<br>NOPB | SOT-23-THIN  | DDC             | 6    | 3000 | 210.0       | 185.0      | 35.0        |

# DGK (S-PDSO-G8)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

### PLASTIC SMALL OUTLINE PACKAGE



### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





SMALL OUTLINE TRANSISTOR



### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-193.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

  7. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated