







SNOI146C - SEPTEMBER 2011 - REVISED DECEMBER 2017

ADC141S628-Q1

# ADC141S628-Q1 14-Bit, 200-kSPS, Pseudo-Differential, Micro-Power ADC

#### Features 1

Texas

INSTRUMENTS

- **Qualified for Automotive Applications**
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 2: -40°C to 105°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - **Device CDM ESD Classification Level C6**
- 14-Bit Resolution With no Missing Codes
- Specified Performance Up to 200 kSPS
- **Pseudo Differential Inputs**
- Zero-Power Track Mode
- ±150-mV Swing Around GND on Negative Input
- Separate Digital I/O and Analog Supplies
- Operating Temperature Range of -40°C to +105°C
- SPI<sup>™</sup>, QSPI<sup>™</sup>, Microwire, DSP-Compatible Serial Interface
- Conversion Rate: 50 kSPS to 200 kSPS
- INL (-15°C to +65°C): ±0.95 LSB (max)
- DNL: ±0.95 LSB (max)
- Post Calibration TUE (-15°C to +65°C): ±0.5 mV (max)
- SNR: 80 dBc (min)
- THD: -97 dBc (typ)
- ENOB: 13.0 Bits (min)
- Power Consumption:
  - 200 kSPS, 5 V: 4.8 mW (typ)
  - Power-Down, 5 V: 13 µW (typ)

# **Typical Application Diagram**



# 2 Applications

- Automotive Battery Management
- Automotive Navigation
- Portable Systems •
- **Medical Instruments**
- Instrumentation and Control Systems
- Motor Control
- **Direct Sensor Interface**

# 3 Description

The ADC141S628-Q1 device is a 14-bit, 200-kSPS, pseudo-differential, analog-to-digital converter (ADC) that is AEC-Q100 grade 2 gualified. The converter is based on a successive-approximation register (SAR) architecture and has pseudo-differential analog inputs. The signal path is maintained from the internal sample-and-hold circuits throughout the ADC to provide excellent common-mode noise rejection. The ADC141S628-Q1 features a zero-power track mode where the ADC is consuming the minimum amount of supply current while the internal sampling capacitor tracks the applied analog input voltage.

The serial data output of the ADC141S628-Q1 is straight binary and is compatible with several standards, such as SPI, QSPI, Microwire, and many common DSP serial interfaces. The ADC141S628-Q1 has no latency which means the conversion result is clocked out by the serial clock input and is the result of the conversion currently in progress.

ADC141S628-Q1 can be operated The with independent analog (VA) and digital input/output (VIO) supplies. VA and VIO can range from 4.5 V to 5.5 V and can be set independent of each other. This functionality allows a user to maximize performance and minimize power consumption. Similarly, the ADC141S628-Q1 uses an external reference that can be varied from 1.0 V to VA allowing users to optimize the full dynamic range of the input. The pseudodifferential input, low power consumption, and small size make the ADC141S628-Q1 ideal for remote data acquisition applications.

Operation is specified over the temperature range of -40°C to +105°C and clock rates of 0.36 MHz to 3.6 MHz. The ADC141S628-Q1 is available in a 10lead package.

Device Information<sup>(1)</sup>

| PART NUMBER   | PACKAGE    | BODY SIZE (NOM)   |
|---------------|------------|-------------------|
| ADC141S628-Q1 | VSSOP (10) | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



| Table of C | ontents |
|------------|---------|
|------------|---------|

| 1 | Features 1     |                                                       |  |  |
|---|----------------|-------------------------------------------------------|--|--|
| 2 | Applications 1 |                                                       |  |  |
| 3 | Des            | cription 1                                            |  |  |
| 4 | Rev            | ision History 2                                       |  |  |
| 5 | Pin            | Configuration and Functions 4                         |  |  |
| 6 | Spe            | cifications5                                          |  |  |
|   | 6.1            | Absolute Maximum Ratings 5                            |  |  |
|   | 6.2            | ESD Ratings5                                          |  |  |
|   | 6.3            | Recommended Operating Conditions <sup>(1)</sup>       |  |  |
|   | 6.4            | ADC141S628-Q1 Converter Electrical<br>Characteristics |  |  |
|   | 6.5            | ADC141S628-Q1 Timing Requirements                     |  |  |
|   | 6.6            | Typical Characteristics 10                            |  |  |
| 7 | Deta           | ailed Description 14                                  |  |  |
|   | 7.1            | Overview 14                                           |  |  |
|   | 7.2            | Feature Description 14                                |  |  |
|   | 7.3            | Device Functional Modes 17                            |  |  |

| 8  | Арр         | lication and Implementation                     | 18 |
|----|-------------|-------------------------------------------------|----|
|    | 8.1         | Application Information                         | 18 |
| 9  | Pow         | er Supply Recommendations                       | 19 |
|    | 9.1         | Analog and Digital Power Supplies               | 19 |
|    | 9.2         | Voltage Reference                               | 19 |
| 10 | Lay         | out                                             | 20 |
|    | 10.1        | Layout Guidelines                               | 20 |
| 11 | Dev         | ice and Documentation Support                   | 21 |
|    | 11.1        | Device Support                                  | 21 |
|    | 11.2        | Documentation Support                           | 22 |
|    | 11.3        | Receiving Notification of Documentation Updates | 22 |
|    | 11.4        | Community Resources                             | 22 |
|    | 11.5        | Trademarks                                      | 22 |
|    | 11.6        | Electrostatic Discharge Caution                 | 22 |
|    | 11.7        | Glossary                                        | 23 |
| 12 | Mec<br>Info | hanical, Packaging, and Orderable mation        | 23 |

# **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision B (November 2017) to Revision C

| • | Changed first Features bullet, added AEC-Q100 qualification bullet and sub-bullets | 1 |
|---|------------------------------------------------------------------------------------|---|
| • | Changed ADC141S628-Q1 to ADC141S628-Q1 throughout document                         | 1 |
| • | Changed front page figure                                                          | 1 |

#### Changes from Revision A (September 2011) to Revision B

| • | Added Device Information table. Pin Configuration and Functions section. ESD Ratings table. Thermal Information                         |      |
|---|-----------------------------------------------------------------------------------------------------------------------------------------|------|
|   | table, Functional Block Diagram section, Feature Description section, Device Functional Modes section, Application                      |      |
|   | and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation                              |      |
|   | Support section, and Mechanical, Packaging, and Orderable Information section                                                           | 1    |
| • | Changed MSOP to VSSOP throughout document                                                                                               | 1    |
| • | Changed Pin Out Diagram title from Connection Diagram                                                                                   | 1    |
| • | Deleted Ordering Information table                                                                                                      | . 4  |
| • | Added I/O column to Pin Functions table                                                                                                 | 4    |
| • | Added maximum specification to Power consumption row of Absolute Maximum Ratings table                                                  | 5    |
| • | Changed footnote 1 of Absolute Maximum Ratings table                                                                                    | 5    |
| • | Changed Operating Ratings table title to Recommended Operating Conditions                                                               | 5    |
| • | Changed Operating temperature range parameter specifications to min and max specifications from $-40 \le T_A \le 105$ max specification | 5    |
| • | Added for parameter to Recommended Operating Conditions from Operating Conditions section: deleted                                      |      |
|   | Operating Conditions section                                                                                                            | 5    |
| • | Deleted Package Thermal Resistance table                                                                                                | 5    |
| • | Added unit to Analog input pin, +IN, Analog input voltage, and Digital input pins voltage range parameters                              | 5    |
| • | Deleted footnote 1 from Recommended Operating Conditions table and changed last footnote to include updated                             |      |
|   | link                                                                                                                                    | 5    |
| • | Changed condition statement of ADC141S628-Q1 Converter Electrical Characteristics table to remove boldface                              |      |
|   | condition                                                                                                                               | 6    |
| • | Changed INL and PCTUE parameter specification test conditions                                                                           | 6    |
| 2 | Submit Documentation Feedback Copyright © 2011–2017, Texas Instruments Incorpora                                                        | ated |



www.ti.com

Page

Page



| • | Added $T_A = -40^{\circ}C$ to $+105^{\circ}C$ to $I_{DCL}$ parameter test conditions                                       | . 6 |
|---|----------------------------------------------------------------------------------------------------------------------------|-----|
| • | Changed V <sub>A</sub> to max specification from typ specification in V <sub>REF</sub> parameter                           | . 7 |
| • | Changed $f_{SCLK} = 0$ to $f_{SCLK} = low$ in $I_{VA}$ (PD), $I_{VIO}$ (PD), and $I_{VREF}$ (PD) parameter test conditions | . 7 |
| • | Deleted last footnote from ADC141S628-Q1 Converter Electrical Characteristics table                                        | . 7 |
| • | Changed condition statement of ADC141S628-Q1 Timing Requirements table to remove boldface condition                        | . 8 |
| • | Added temperature conditions to certain parameters in the ADC141S628-Q1 Timing Requirements table                          | . 8 |
| • | Changed title of Typical Characteristics from Typical Performance Characteristics                                          | 10  |
| • | Changed Overview title from Functional Description                                                                         | 14  |
| • | Deleted last sentence of second paragraph in Reference Input (V <sub>REF</sub> ) section                                   | 14  |
| • | Changed last paragraph of Reference Input (V <sub>REF</sub> ) section                                                      | 14  |
| • | Changed Layout Guidelines title from PCB Layout and Circuit Considerations                                                 | 20  |

TEXAS INSTRUMENTS

www.ti.com

# 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN |                  | 1/0                              | DESCRIPTION                                                                                                                                                                                                                                                                                                                     |  |  |
|-----|------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NO. | NAME             | 1/0                              | DESCRIPTION                                                                                                                                                                                                                                                                                                                     |  |  |
| 1   | V <sub>REF</sub> | Reference<br>input               | Voltage reference input. A voltage reference between 1 V and V <sub>A</sub> must be applied to this input. V <sub>REF</sub> must be decoupled to GND with a minimum ceramic capacitor value of 0.1 µF. A bulk capacitor value of 1.0 µF to 10 µF in parallel with the 0.1-µF capacitor is recommended for enhanced performance. |  |  |
| 2   | +IN              | Analog signal<br>input, positive | Noninverting input. +IN is the positive analog input for the signal applied to the ADC141S628-Q1.                                                                                                                                                                                                                               |  |  |
| 3   | –IN              | Analog signal<br>input, negative | Inverting input. Must be GND $\pm$ 150 mV.                                                                                                                                                                                                                                                                                      |  |  |
| 4   | GND              | Supply                           | Ground. GND is the ground reference point for all signals applied to the ADC141S628-Q1.                                                                                                                                                                                                                                         |  |  |
| 5   | GND              | Supply                           | Ground. GND is the ground reference point for all signals applied to the ADC141S628-Q1.                                                                                                                                                                                                                                         |  |  |
| 6   | CS               | Digital input                    | Chip-select bar. $\overline{CS}$ must be active LOW during an SPI conversion, which begins on the falling edge of CS. The ADC141S628-Q1 is in acquisition mode when CS is HIGH.                                                                                                                                                 |  |  |
| 7   | D <sub>OUT</sub> | Digital output                   | Serial data output. The conversion result is provided on D <sub>OUT</sub> . The serial data output word is comprised of two null bits followed by 14 data bits (MSB first). During a conversion, the data are output on the falling edges of SCLK and are valid on the subsequent rising edges.                                 |  |  |
| 8   | SCLK             | Digital input                    | Serial clock. SCLK is used to control data transfer and serves as the conversion clock.                                                                                                                                                                                                                                         |  |  |
| 9   | V <sub>IO</sub>  | Supply                           | Digital input/output power-supply input. A voltage source between 4.5 V and 5.5 V must be applied to this input. $V_{IO}$ must be decoupled to GND with a minimum ceramic capacitor value of 0.1 $\mu$ F.                                                                                                                       |  |  |
| 10  | V <sub>A</sub>   | Supply                           | Analog power-supply input. A voltage source between 4.5 V and 5.5 V must be applied to this input. $V_A$ must be decoupled to GND with a minimum ceramic capacitor value of 0.1 $\mu$ F.                                                                                                                                        |  |  |



# 6 Specifications

# 6.1 Absolute Maximum Ratings

If military/aerospace specified devices are required, please contact the Texas Instruments sales office, distributors for availability and specifications.<sup>(1)(2)</sup>

|                                             | MIN  | MAX     | UNIT |  |
|---------------------------------------------|------|---------|------|--|
| V <sub>A</sub> relative to GND              | -0.3 | 6       | V    |  |
| V <sub>IO</sub> relative to GND             | -0.3 | 6       | V    |  |
| Voltage between any two pins <sup>(3)</sup> |      | 6       | V    |  |
| Current in or out of any pin <sup>(3)</sup> |      | ±10     | mA   |  |
| Package input current <sup>(3)</sup>        |      | ±50     | mA   |  |
| Power consumption at $T_A = 25^{\circ}C$    |      | See (4) |      |  |
| Junction temperature                        |      | 150     | °C   |  |
| Storage temperature, T <sub>stg</sub>       | -65  | 150     | °C   |  |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are measured with respect to GND = 0 V, unless otherwise specified.

(3) When the input voltage ( $V_{IN}$ ) at any pin exceeds the power supplies ( $V_{IN} < GND$  or  $V_{IN} > V_A$ ), the current at that pin must be limited to 10 mA and  $V_{IN}$  must be within the absolute maximum rating for that pin. The 50-mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 10 mA to five.

(4) The absolute maximum junction temperature ( $T_Jmax$ ) for this device is 150°C. The maximum allowable power dissipation is dictated by  $T_Jmax$ , the junction-to-ambient thermal resistance ( $\theta_{JA}$ ), and the ambient temperature ( $T_A$ ), and can be calculated using the formula  $P_DMAX = (T_Jmax - T_A) / \theta_{JA}$ . The values for maximum power dissipation listed above are reached only when the ADC141S628-Q1 is operated in a severe fault condition (for example, when input or output pins are driven beyond the power supply voltages, or the power-supply polarity is reversed). These conditions must be avoided.

### 6.2 ESD Ratings

|                    |                                                         |                                              | VALUE | UNIT |
|--------------------|---------------------------------------------------------|----------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±4000                                        |       |      |
|                    | Electrostatic discharge                                 | Charged-device model (CDM), per AEC Q100-011 | ±1250 | V    |
|                    |                                                         | Machine model (MM)                           | ±300  |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 6.3 Recommended Operating Conditions<sup>(1)(1)(2)</sup>

|                                     | MIN | NOM MAX          | UNIT |
|-------------------------------------|-----|------------------|------|
| Operating temperature range         | -40 | 105              | °C   |
| Supply voltage, V <sub>A</sub>      | 4.5 | 5.5              | V    |
| Supply voltage, V <sub>IO</sub>     | 4.5 | 5.5              | V    |
| Reference voltage, V <sub>REF</sub> | 1.0 | V <sub>A</sub>   | V    |
| SCLK frequency, f <sub>SCLK</sub>   | 0.9 | 3.6              | MHz  |
| Analog input pin, +IN               | GND | V <sub>A</sub>   | V    |
| Analog input pin, –IN               |     | GND ±150 mV      | mV   |
| Analog input voltage                | GND | V <sub>REF</sub> | V    |
| Digital input pins voltage range    | GND | V <sub>IO</sub>  | V    |
| Clock frequency                     | 50k | 3.6M             | Hz   |

(1) All voltages are measured with respect to GND = 0 V, unless otherwise specified.

(2) For soldering specifications, see the Absolute Maximum Ratings for Soldering application report.

TEXAS INSTRUMENTS

www.ti.com

### 6.4 ADC141S628-Q1 Converter Electrical Characteristics

The following specifications apply for  $V_A = V_{IO} = 5 V$ ,  $V_{REF} = 4.096 V$ , and  $f_{SCLK} = 0.9 MHz$  to 3.6 MHz;  $f_{IN} = 20 \text{ kHz}$  and  $C_L = 25 \text{ pF}$ , unless otherwise noted. All specifications are at  $T_A = 25^{\circ}$ C, unless otherwise noted.<sup>(1)</sup>

|                                  | PARAMETER                            | TEST CONDITIONS                                                                       | MIN   | ТҮР                | MAX              | UNIT |  |  |
|----------------------------------|--------------------------------------|---------------------------------------------------------------------------------------|-------|--------------------|------------------|------|--|--|
| STATIC CONVERTER CHARACTERISTICS |                                      |                                                                                       |       |                    |                  |      |  |  |
|                                  | Resolution with no missing codes     | $T_{A} = -40^{\circ}C \text{ to } +105^{\circ}C$                                      |       |                    | 14               | Bits |  |  |
|                                  |                                      |                                                                                       |       | ±0.5               |                  |      |  |  |
| INL                              | Integral nonlinearity                | $T_A = -15^{\circ}C$ to +65°C                                                         |       | ±                  | 0.95             | LSB  |  |  |
|                                  |                                      | $T_{A} = -40^{\circ}C \text{ to } +105^{\circ}C$                                      |       |                    | ±1               |      |  |  |
| <b>D</b>                         |                                      |                                                                                       |       | ±0.5               |                  | 1.05 |  |  |
| DNL                              | Differential nonlinearity            | $T_{A} = -40^{\circ}C \text{ to } +105^{\circ}C$                                      |       | ±                  | 0.95             | LSB  |  |  |
| DOTUE                            | Post calibration total unadjusted    | –15°C ≤ T <sub>A</sub> ≤ 65°C                                                         |       |                    | ±0.5             |      |  |  |
| PCIUE                            | error                                | –40°C ≤ T <sub>A</sub> ≤ 105°C                                                        | -0.85 |                    | 1                | mv   |  |  |
| 05                               | Offeret error                        |                                                                                       |       | -1                 |                  |      |  |  |
| OE                               | Offset error                         | $T_{A} = -40^{\circ}C \text{ to } +105^{\circ}C$                                      |       |                    | ±5               | LSB  |  |  |
| FOF                              | Full cools owner                     |                                                                                       |       | -3                 |                  |      |  |  |
| FSE                              | Fuil-scale error                     | $T_A = -40^{\circ}C \text{ to } +105^{\circ}C$                                        |       |                    | ±7               | LSB  |  |  |
| 05                               | Coin orner                           |                                                                                       |       | -1.5               |                  |      |  |  |
| GE                               | Gain error                           | $T_A = -40^{\circ}C$ to $+105^{\circ}C$                                               |       |                    | ±6               | LSB  |  |  |
| DYNAMIC                          | C CONVERTER CHARACTERISTICS          |                                                                                       |       |                    |                  |      |  |  |
|                                  | Signal-to-noise and distortion ratio | $V_{IN} = -0.1 \text{ dBFS}$                                                          |       | 82                 |                  |      |  |  |
| SINAD                            |                                      | $V_{IN} = -0.1 \text{ dBFS},$<br>$T_A = -40^{\circ}\text{C to } +105^{\circ}\text{C}$ | 80    |                    |                  | dBc  |  |  |
|                                  |                                      | $V_{IN} = -0.1 \text{ dBFS}$                                                          |       | 82                 |                  |      |  |  |
| SNR                              | Signal-to-noise ratio                | $V_{IN} = -0.1 \text{ dBFS},$<br>$T_A = -40^{\circ}\text{C to } +105^{\circ}\text{C}$ | 80    |                    |                  | dBc  |  |  |
| THD                              | Total harmonic distortion            | $V_{IN} = -0.1 \text{ dBFS}$                                                          |       | -97                |                  | dBc  |  |  |
| SFDR                             | Spurious-free dynamic range          | $V_{IN} = -0.1 \text{ dBFS}$                                                          |       | 98                 |                  | dBc  |  |  |
|                                  |                                      | $V_{IN} = -0.1 \text{ dBFS}$                                                          |       | 13.4               |                  |      |  |  |
| ENOB                             | Effective number of bits             | $V_{IN} = -0.1 \text{ dBFS},$<br>$T_A = -40^{\circ}\text{C to } +105^{\circ}\text{C}$ | 13.0  |                    |                  | Bits |  |  |
| FPBW                             | –3-dB full-power bandwidth           | Output at 70.7%FS with FS input, single-ended input                                   |       | 22                 |                  | MHz  |  |  |
| ANALOG                           | INPUT CHARACTERISTICS                | + +                                                                                   |       |                    |                  |      |  |  |
| V <sub>IN</sub>                  | (+IN) - (-IN)                        | $T_{A} = -40^{\circ}C \text{ to } +105^{\circ}C$                                      | GND   |                    | V <sub>REF</sub> | V    |  |  |
| +IN                              | Noninverting input                   | $T_{A} = -40^{\circ}C \text{ to } +105^{\circ}C$                                      | -0.15 | V <sub>REF</sub> + | 0.15             | V    |  |  |
| –IN                              | Inverting input                      | $T_{A} = -40^{\circ}C \text{ to } +105^{\circ}C$                                      | -0.15 |                    | 0.15             | V    |  |  |
| I <sub>DCL</sub>                 | DC leakage current                   | $V_{IN} = V_{REF}$ or $V_{IN} = 0$ ,<br>$T_A = -40^{\circ}$ C to +105°C               |       |                    | ±1               | μA   |  |  |
| <u>_</u>                         |                                      | In acquisition mode                                                                   |       | 14                 |                  | - 5  |  |  |
| UINA                             | Input capacitance                    | In conversion mode                                                                    |       | 3.4                |                  | р⊢   |  |  |
| CMRR                             | Common-mode rejection ratio          | See the Specification Definitions section for the test condition                      |       | 76                 |                  | dB   |  |  |

 Typical values are at T<sub>J</sub> = 25°C and represent most likely parametric norms. Test limits are specified to TI's average outgoing quality level (AOQL).



# ADC141S628-Q1 Converter Electrical Characteristics (continued)

The following specifications apply for  $V_A = V_{IO} = 5 \text{ V}$ ,  $V_{REF} = 4.096 \text{ V}$ , and  $f_{SCLK} = 0.9 \text{ MHz}$  to 3.6 MHz;  $f_{IN} = 20 \text{ kHz}$  and  $C_L = 25 \text{ pF}$ , unless otherwise noted. All specifications are at  $T_A = 25^{\circ}$ C, unless otherwise noted.<sup>(1)</sup>

|                                     | PARAMETER                                                | TEST CONDITIONS                                                                                                  | MIN              | ТҮР    | MAX | UNIT |  |
|-------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------------------|--------|-----|------|--|
| DIGITAL IN                          | IPUT CHARACTERISTICS                                     |                                                                                                                  |                  |        |     |      |  |
| V                                   | Input high voltage                                       |                                                                                                                  |                  | 1.9    |     | V    |  |
| VIН                                 | input high voltage                                       | $T_{A} = -40^{\circ}C \text{ to } +105^{\circ}C$                                                                 |                  | 2.3    |     |      |  |
| V.                                  | Input low voltage                                        |                                                                                                                  |                  | 1.0    |     | V    |  |
| ۷L                                  |                                                          | $T_{A} = -40^{\circ}C \text{ to } +105^{\circ}C$                                                                 |                  |        | 0.7 | v    |  |
| I <sub>IN</sub>                     | Input current                                            | $V_{IN} = 0 V \text{ or } V_A,$<br>$T_A = -40^{\circ}C \text{ to } +105^{\circ}C$                                |                  |        | ±1  | μΑ   |  |
| Cuur                                |                                                          |                                                                                                                  |                  | 2      |     | nF   |  |
|                                     | input capacitance                                        | $T_{A} = -40^{\circ}C \text{ to } +105^{\circ}C$                                                                 |                  |        | 4   | pr   |  |
| DIGITAL O                           | UTPUT CHARACTERISTICS                                    | 1                                                                                                                |                  |        |     |      |  |
|                                     |                                                          | I <sub>SOURCE</sub> = 200 μA                                                                                     | V <sub>A</sub> - | - 0.05 |     |      |  |
| V <sub>OH</sub>                     | Output high voltage                                      | $I_{SOURCE} = 200 \ \mu A,$<br>$T_A = -40^{\circ}C \text{ to } +105^{\circ}C$                                    | $V_{A}-0.2$      |        |     | V    |  |
|                                     |                                                          | I <sub>SOURCE</sub> = 1 mA                                                                                       | V <sub>A</sub> - | - 0.16 |     |      |  |
|                                     |                                                          | I <sub>SINK</sub> = 200 μA                                                                                       |                  | 0.01   |     |      |  |
| V <sub>OL</sub>                     | Output low voltage                                       | I <sub>SINK</sub> = 200 μA,<br>T <sub>A</sub> = -40°C to +105°C                                                  |                  |        | 0.4 | V    |  |
|                                     |                                                          | I <sub>SINK</sub> = 1 mA                                                                                         |                  | 0.05   |     |      |  |
| I <sub>OZH</sub> , I <sub>OZL</sub> | Tri-state leakage current                                | Force 0 V or $V_A$ ,<br>T <sub>A</sub> = -40°C to +105°C                                                         |                  |        | ±1  | μΑ   |  |
|                                     |                                                          | Force 0 V or V <sub>A</sub>                                                                                      |                  | 2      | 4   |      |  |
| C <sub>OUT</sub>                    | Tri-state output capacitance                             | Force 0 V or $V_A$ ,<br>T <sub>A</sub> = -40°C to +105°C                                                         |                  |        |     | pF   |  |
|                                     | Output coding                                            |                                                                                                                  | Straight b       | oinary |     |      |  |
| POWER-SU                            | JPPLY CHARACTERISTICS                                    | ·                                                                                                                |                  |        |     |      |  |
| V <sub>A</sub>                      | Analog supply voltage range                              | $T_{A} = -40^{\circ}C \text{ to } +105^{\circ}C$                                                                 | 4.5              |        | 5.5 | V    |  |
| V <sub>IO</sub>                     | Digital input/output supply voltage range <sup>(2)</sup> | $T_A = -40^{\circ}C$ to $+105^{\circ}C$                                                                          | 4.5              |        | 5.5 | V    |  |
| V <sub>REF</sub>                    | Reference voltage range                                  | $T_{A} = -40^{\circ}C \text{ to } +105^{\circ}C$                                                                 | 1.0              |        | VA  | V    |  |
|                                     | Analog oursely oursent conversion                        | f <sub>SCLK</sub> = 3.6 MHz, f <sub>S</sub> = 200 kSPS                                                           |                  | 740    |     |      |  |
| I <sub>VA</sub> (Conv)              | mode                                                     | $f_{SCLK} = 3.6 \text{ MHz}, f_S = 200 \text{ kSPS}, T_A = -40^{\circ}\text{C} \text{ to } +105^{\circ}\text{C}$ |                  |        | 970 | μA   |  |
|                                     | Digital 1/0 cupply surrent conversion                    | f <sub>SCLK</sub> = 3.6 MHz, f <sub>S</sub> = 200 kSPS                                                           |                  | 170    |     |      |  |
| I <sub>VIO</sub> (Conv)             | mode                                                     | f <sub>SCLK</sub> = 3.6 MHz, f <sub>S</sub> = 200 kSPS,<br>T <sub>A</sub> = -40°C to +105°C                      |                  |        | 260 | μA   |  |
|                                     |                                                          | f <sub>SCLK</sub> = 3.6 MHz, f <sub>S</sub> = 200 kSPS                                                           |                  | 45     |     |      |  |
| I <sub>VREF</sub><br>(Conv)         | Reference current, conversion mode                       | $f_{SCLK} = 3.6 \text{ MHz}, f_S = 200 \text{ kSPS}, T_A = -40^{\circ}\text{C} \text{ to } +105^{\circ}\text{C}$ |                  |        | 80  | μA   |  |
|                                     |                                                          | f <sub>SCLK</sub> = 3.6 MHz                                                                                      |                  | 8      |     |      |  |
| I <sub>VA</sub> (PD)                | Analog <u>supply</u> current, power-down                 | f <sub>SCLK</sub> = low                                                                                          |                  | 2      |     | μA   |  |
|                                     |                                                          | $f_{SCLK} = low, T_A = -40^{\circ}C to +105^{\circ}C$                                                            |                  |        | 3   | 3    |  |
|                                     |                                                          | f <sub>SCLK</sub> = 3.6 MHz                                                                                      |                  | 3      |     |      |  |
| I <sub>VIO</sub> (PD)               | Digital I/O supply current, power-                       | f <sub>SCLK</sub> = low                                                                                          |                  | 0.1    |     | μA   |  |
|                                     |                                                          | $f_{SCLK} = low, T_A = -40^{\circ}C to +105^{\circ}C$                                                            |                  |        | 0.7 |      |  |

(2) The value of  $V_{IO}$  is independent of the value of  $V_A$ . For example,  $V_{IO}$  can be operating at 5 V while  $V_A$  is operating at 4.5 V or  $V_{IO}$  can be operating at 4.5 V while  $V_A$  is operating at 5 V.

# ADC141S628-Q1 Converter Electrical Characteristics (continued)

The following specifications apply for  $V_A = V_{IO} = 5$  V,  $V_{REF} = 4.096$  V, and  $f_{SCLK} = 0.9$  MHz to 3.6 MHz;  $f_{IN} = 20$  kHz and  $C_L = 25$  pF, unless otherwise noted. All specifications are at  $T_A = 25^{\circ}$ C, unless otherwise noted.<sup>(1)</sup>

|                        | PARAMETER                                    | TEST CONDITIONS                                                    | MIN | TYP | MAX                              | UNIT           |
|------------------------|----------------------------------------------|--------------------------------------------------------------------|-----|-----|----------------------------------|----------------|
| POWER-SU               | JPPLY CHARACTERISTICS (contin                | ued)                                                               |     |     |                                  |                |
|                        |                                              | f <sub>SCLK</sub> = 3.6 MHz                                        |     | 0.1 |                                  |                |
| I <sub>VREF</sub> (PD) | Reference current, power-down mode (CS high) | f <sub>SCLK</sub> = low                                            |     | 0.1 |                                  | μA             |
|                        |                                              | $f_{SCLK} = low, T_A = -40^{\circ}C to +105^{\circ}C$              |     |     | 0.2<br>0.2<br>6.5<br>19.5<br>0.9 |                |
|                        | Rower concurrentian conversion               | $f_{SCLK}$ = 3.6 MHz, $f_{S}$ = 200 kSPS                           |     | 4.8 |                                  |                |
| (Conv)                 | mode                                         | $f_{SCLK}$ = 3.6 MHz, $f_S$ = 200 kSPS,<br>$T_A$ = -40°C to +105°C |     |     | 6.5                              | mW             |
| PWR (PD)               | Dower consumption newer down                 | $f_{SCLK} = 0, V_A = V_{IO} = V_{REF} = 5.0 V$                     |     | 11  |                                  | μW             |
|                        | mode (CS high)                               |                                                                    |     |     | 19.5                             |                |
| PSRR                   | Power-supply rejection ratio                 | See the Specification Definitions section for the test condition   |     | -85 |                                  | dB             |
| AC ELECT               | RICAL CHARACTERISTICS                        |                                                                    |     |     |                                  |                |
| f <sub>SCLK</sub>      | Minimum clock frequency                      | $T_A = -40^{\circ}C$ to $+105^{\circ}C$                            | 3.6 |     | 0.9                              | MHz            |
| f <sub>S</sub>         | Maximum sample rate                          | $T_A = -40^{\circ}C \text{ to } +105^{\circ}C$                     | 200 |     |                                  | kSPS           |
| t <sub>ACQ</sub>       | Acquisition, track time                      | $T_A = -40^{\circ}C \text{ to } +105^{\circ}C$                     | 833 |     |                                  | ns             |
| t <sub>CONV</sub>      | Conversion, hold time                        | $T_A = -40^{\circ}C$ to $+105^{\circ}C$                            | 15  |     |                                  | SCLK<br>cycles |
| t <sub>AD</sub>        | Aperture delay                               | See the <i>Specification Definitions</i> section                   |     | 6   |                                  | ns             |

### 6.5 ADC141S628-Q1 Timing Requirements

The following specifications apply for  $V_A = V_{IO} = 5 \text{ V}$ ,  $V_{REF} = 4.096 \text{ V}$ ,  $f_{SCLK} = 0.9 \text{ MHz}$  to 3.6 MHz, and  $C_L = 25 \text{ pF}$ , unless otherwise noted. All specifications are at  $T_A = 25^{\circ}$ C, unless otherwise noted.<sup>(1)</sup>

|                  |                                                               |                 | MIN | NOM                   | MAX                   | UNIT                                                                                                                                                                                                                                                                  |  |  |  |
|------------------|---------------------------------------------------------------|-----------------|-----|-----------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                  |                                                               |                 |     | 3                     |                       | ns (min)                                                                                                                                                                                                                                                              |  |  |  |
| t <sub>CSS</sub> | CC actum times prior to an CCLK rising a day                  | -40°C to +105°C | 6   |                       |                       | ns                                                                                                                                                                                                                                                                    |  |  |  |
|                  | CS setup time pror to an SCLK fising edge                     |                 | 1 / | f <sub>SCLK</sub> – 3 |                       | ns (max)                                                                                                                                                                                                                                                              |  |  |  |
|                  |                                                               | -40°C to +105°C |     | 1 /                   | f <sub>SCLK</sub> – 6 | UNIT   ns (min)   ns (max)   ns (max)   ns (min)   ns (max)   ns   ns (max)   ns   ns |  |  |  |
| +                | D hold time ofter an SCI K falling adap                       |                 |     | 10                    |                       | ns (min)                                                                                                                                                                                                                                                              |  |  |  |
| <sup>t</sup> DH  | D <sub>OUT</sub> hold time after an SCLK failing edge         | -40°C to +105°C | 6   |                       |                       | ns                                                                                                                                                                                                                                                                    |  |  |  |
|                  | D access time offer on SCI K folling odge                     |                 |     | 28                    |                       | ns (max)                                                                                                                                                                                                                                                              |  |  |  |
| ٩DA              | D <sub>OUT</sub> access time after an SCLK failing edge       | -40°C to +105°C |     |                       | 40                    | ns                                                                                                                                                                                                                                                                    |  |  |  |
|                  | D disable time after the riging edge of $\overline{CS}^{(2)}$ |                 |     | 10                    |                       | ns (max)                                                                                                                                                                                                                                                              |  |  |  |
| DIS              | D <sub>OUT</sub> disable time after the fishing edge of CS    |                 |     | 2                     |                       |                                                                                                                                                                                                                                                                       |  |  |  |
|                  | Minimum $\overline{CS}$ pulse duration                        |                 |     | 5                     | 5                     |                                                                                                                                                                                                                                                                       |  |  |  |
| CS               | Minimum CS pulse duration                                     | -40°C to +105°C | 20  |                       |                       | ns                                                                                                                                                                                                                                                                    |  |  |  |
|                  | D anable time often the folling edge of $\overline{CC}$       |                 |     | 32                    |                       | ns (max)                                                                                                                                                                                                                                                              |  |  |  |
| <sup>L</sup> EN  | D <sub>OUT</sub> enable time after the failing edge of CS     |                 |     |                       | 51                    | ns                                                                                                                                                                                                                                                                    |  |  |  |
| t <sub>CH</sub>  | SCLK high time                                                | –40°C to +105°C | 111 |                       |                       | ns                                                                                                                                                                                                                                                                    |  |  |  |
| t <sub>CL</sub>  | SCLK low time                                                 | –40°C to +105°C | 111 |                       |                       | ns                                                                                                                                                                                                                                                                    |  |  |  |
| t <sub>r</sub>   | D <sub>OUT</sub> rise time                                    |                 |     | 7                     |                       | ns                                                                                                                                                                                                                                                                    |  |  |  |
| t <sub>f</sub>   | D <sub>OUT</sub> fall time                                    |                 |     | 7                     |                       | ns                                                                                                                                                                                                                                                                    |  |  |  |

 Typical values are at T<sub>J</sub> = 25°C and represent most likely parametric norms. Test limits are specified to TI's average outgoing quality level (AOQL).

(2)  $t_{DIS}$  is the time for  $D_{OUT}$  to change 10% while being loaded by the timing test circuit (see Figure 2).





Figure 1. ADC141S628-Q1 Single Conversion Timing Diagram



Figure 2. Timing Test Circuit



Figure 3. D<sub>OUT</sub> Rise and Fall Times



Figure 4. D<sub>OUT</sub> Hold and Access Times



Figure 5. Valid CS Assertion Times



Figure 6. Voltage Waveform for  $t_{\text{DIS}}$ 

Submit Documentation Feedback

Copyright © 2011–2017, Texas Instruments Incorporated

# ADC141S628-Q1

SNOI146C-SEPTEMBER 2011-REVISED DECEMBER 2017

# 6.6 Typical Characteristics

 $V_A = _{VIO} = V_{REF} = 5 \text{ V}, \text{ } f_{SCLK} = 3.6 \text{ MHz}, \text{ } f_{SAMPLE} = 200 \text{ kSPS}, \text{ } T_A = +25^{\circ}\text{C}, \text{ } \text{and } f_{IN} = 20 \text{ kHz} \text{ (unless otherwise noted)}$ 





10



#### **Typical Characteristics (continued)**



TEXAS INSTRUMENTS

ADC141S628-Q1

SNOI146C-SEPTEMBER 2011-REVISED DECEMBER 2017

www.ti.com

## **Typical Characteristics (continued)**





#### **Typical Characteristics (continued)**





## 7 Detailed Description

### 7.1 Overview

The ADC141S628-Q1 is a 14-bit, 200-kSPS, sampling analog-to-digital converter (ADC). The converter uses a successive-approximation register (SAR) architecture based upon capacitive redistribution containing an inherent sample-and-hold function. The pseudo-differential nature of the analog inputs is maintained from the internal sample-and-hold circuits throughout the ADC to provide excellent common-mode signal rejection.

The ADC141S628-Q1 operates from independent analog and digital supplies. The analog supply ( $V_A$ ) can range from 4.5 V to 5.5 V and the digital input/output supply ( $V_{IO}$ ) can range from 4.5 V to 5.5 V. The ADC141S628-Q1 uses an external reference ( $V_{REF}$ ), which can be any voltage between 1 V and  $V_A$ . The value of  $V_{REF}$  determines the range of the analog input, while the reference input current ( $I_{REF}$ ) depends upon the conversion rate.

The analog input is presented across the two input pins: +IN and –IN. The –IN pin is connected to the sensor ground in order to reject any small ground noise that is common to the +IN and –IN. Upon initiation of a conversion, the differential input is sampled on the internal capacitor array. The inputs are disconnected from the internal circuitry while a conversion is in progress. The ADC141S628-Q1 features a zero-power track mode where the ADC is consuming the minimum amount of supply current while the internal sampling capacitor is tracking the applied analog input voltage. Zero-power track mode starts after the 16th falling edge of the serial clock.

The ADC141S628-Q1 com<u>municates</u> with other devices via a serial peripheral interface (SPI) that operates using three pins: chip-select bar (CS), serial clock (SCLK), and serial data out  $(D_{OUT})$ . The external SCLK controls data transfer and serves as the conversion clock. The duty cycle of SCLK is essentially unimportant, provided the minimum clock high and low times are met. The minimum SCLK frequency is set by internal capacitor leakage. Each conversion requires 18 SCLK cycles to complete. If less than 14 bits of conversion data are required, CS can be brought high at any point during the conversion. This procedure of terminating a conversion prior to completion is commonly referred to as short cycling.

The digital conversion result is clocked out by the SCLK input and is provided serially, most significant bit (MSB) first, at the  $D_{OUT}$  pin. The digital data that is provided at the  $D_{OUT}$  pin is that of the conversion currently in progress and thus there is no pipe line delay.

### 7.2 Feature Description

#### 7.2.1 Reference Input (V<sub>REF</sub>)

The externally supplied reference voltage ( $V_{REF}$ ) sets the analog input range. The ADC141S628-Q1 will operate with  $V_{REF}$  in the range of 1 V to  $V_A$ .

Operation with  $V_{REF}$  below 1 V is also possible with slightly diminished performance. As  $V_{REF}$  is reduced, the range of acceptable analog input voltages is reduced. The peak-to-peak input range is limited to ( $V_{REF}$ ).

Reducing  $V_{REF}$  also reduces the size of the least significant bit (LSB). The size of one LSB is equal to [( $V_{REF}$ ) / 2n], where n is 14. When the LSB size goes below the noise floor of the ADC141S628-Q1, the noise spans an increasing number of codes and overall performance suffers. For example, the SNR from dynamic signals degrades, while code uncertainty increases in DC measurements. Because the noise is Gaussian in nature, the effects of this noise can be reduced by averaging the results of a number of consecutive conversions.

Additionally, because offset and gain errors are specified in LSB, any offset or gain errors inherent in the ADC increase in terms of LSB size as  $V_{REF}$  is reduced.

 $V_{REF}$  and analog inputs (+IN and -IN) are connected to the capacitor array through a switch matrix when the input is sampled. Hence,  $I_{REF}$ ,  $I_{+IN}$ , and  $I_{-IN}$  are a series of transient spikes that occur at a frequency dependent on the operating sample rate of the ADC141S628-Q1.

I<sub>REF</sub> changes only slightly with temperature. See Figure 29 for additional details.



#### Feature Description (continued)

#### 7.2.2 Analog Signal Inputs

The ADC141S628-Q1 has a pseudo-differential input where the effective input voltage that is digitized is (+IN) - (-IN) and -IN is restricted to be close to ground. By using this differential input, small signals common to both inputs are rejected. As shown in Figure 31, noise is rejected well at low frequencies where the common-mode rejection ratio (CMRR) is 90 dB. As the frequency increases to 1 MHz, the CMRR rolls off to 40 dB.



Figure 31. Analog Input CMRR vs Frequency

The current required to recharge the input sampling capacitor causes voltage spikes at +IN and –IN. Do not try to filter out these noise spikes. Rather, ensure that the transients settle out during the acquisition period.

#### 7.2.3 Pseudo-Differential Operation

For pseudo-differential operation, the noninverting input (+IN) of the ADC141S628-Q1 can be driven with a signal that goes from GND to a voltage equal to or less than  $V_{REF}$ . Connect the inverting input (–IN) to either the local GND or the remote sensor ground. This connection allows +IN a maximum swing range of ground to  $V_{REF}$ . Figure 32 shows the ADC141S628-Q1 being driven by a full-scale single-ended source.



Figure 32. Single-Ended Input

#### ADC141S628-Q1 SNOI146C – SEPTEMBER 2011 – REVISED DECEMBER 2017



www.ti.com

#### **Feature Description (continued)**

#### 7.2.4 Serial Digital Interface

The ADC141S628-Q1 communicates via a synchronous 3-wire serial interface as described in Figure 1 or reshown in Figure 33 for convenience. CS, chip-select bar, initiates conversions and frames the serial data transfers. SCLK (serial clock) controls both the conversion process and the timing of serial data. D<sub>OUT</sub> is the serial data output pin, where a conversion result is sent as a serial data stream, MSB first.

A serial frame is initiated on the falling edge of  $\overline{CS}$  and ends on the rising edge of  $\overline{CS}$ . The ADC141S628-Q1  $D_{OUT}$  pin is in a high-impedance state when  $\overline{CS}$  is high and is active when  $\overline{CS}$  is low; thus,  $\overline{CS}$  acts as an output enable.

The ADC141S628-Q1 samples the input upon the assertion of  $\overline{CS}$ . Assertion is defined as bringing the  $\overline{CS}$  pin to a logic low state. For the first 15 periods of the SCLK following the assertion of  $\overline{CS}$ , the ADC141S628-Q1 is converting the analog input voltage. On the 16th falling edge of SCLK, the ADC141S628-Q1 enters acquisition ( $t_{ACQ}$ ) mode. For the next three periods of SCLK, the ADC141S628-Q1 is operating in acquisition mode where the ADC input is tracking the analog input signal applied across +IN and -IN. During acquisition mode, the ADC141S628-Q1 is consuming a minimal amount of power.

The ADC141S628-Q1 can enter conversion mode ( $t_{CONV}$ ) under three different conditions. The first condition involves CS going low (asserted) with SCLK high. In this case, the ADC141S628-Q1 enters conversion mode on the first falling edge of SCLK after CS is asserted. In the second condition, CS goes low with SCLK low. Under this condition, the ADC141S628-Q1 automatically enters conversion mode and the falling edge of CS is seen as the first falling edge of SCLK. In the third condition, CS and SCLK go low simultaneously and the ADC141S628-Q1 enters conversion mode. While there is no timing restriction with respect to the falling edges of CS and SCLK, there is a minimum and maximum setup time requirements for the falling edge of CS with respect to the rising edge of SCLK. See Figure 5 for more information.



Figure 33. ADC141S628-Q1 Single Conversion Timing Diagram

#### 7.2.5 CS Input

The  $\overline{CS}$  (chip-select bar) input is active low and is TTL- and CMOS-compatible. The ADC141S628-Q1 enters conversion mode when  $\overline{CS}$  is asserted and the SCLK pin is in a logic low state. When  $\overline{CS}$  is high, the ADC141S628-Q1 is always in acquisition mode and thus consuming the minimum amount of power. Because  $\overline{CS}$  must be asserted to begin a conversion, the sample rate of the ADC141S628-Q1 is equal to the assertion rate of  $\overline{CS}$ .

Proper operation requires that the fall of  $\overline{CS}$  not occur simultaneously with a rising edge of SCLK. If the fall of  $\overline{CS}$  occurs during the rising edge of SCLK, the data may be clocked out one bit early. Whether or not the data are clocked out early depends upon how close the  $\overline{CS}$  transition is to the SCLK transition, the device temperature, and the characteristics of the individual device. To ensure that the MSB is always clocked out at a given time (the third falling edge of SCLK), the fall of  $\overline{CS}$  must always meet the timing requirement specified in the ADC141S628-Q1 Timing Requirements table.

#### 7.2.6 SCLK Input

The SCLK (serial clock) is used as the conversion clock to shift out the conversion result. SCLK is TTL- and CMOS-compatible. Internal settling time requirements limit the maximum clock frequency while internal capacitor leakage limits the minimum clock frequency. The ADC141S628-Q1 offers specified performance with the clock rates indicated in the ADC141S628-Q1 Converter Electrical Characteristics table.



#### Feature Description (continued)

The ADC141S628-Q1 enters acquisition mode on the 16th falling edge of SCLK during a conversion frame. Assuming that the LSB is clocked into a controller on the 16th rising edge of SCLK, there is a minimum acquisition time period that must be met before a new conversion frame can begin. Other than the 16th rising edge of SCLK that was used to latch the LSB into a controller, there is no requirement for the SCLK to transition during acquisition mode. Therefore, SCLK can be idle after the LSB is latched into the controller.

#### 7.2.7 Data Output

The data output format of the ADC141S628-Q1 is straight binary, as shown in Figure 34. This figure indicates the ideal output code for a given input voltage and does not include the effects of offset, gain error, linearity errors, or noise. Each data output bit is output on the falling edges of SCLK. The first and second SCLK falling edges clock out leading zeros while the third to 16th SCLK falling edges clock out the conversion result, MSB first.



Figure 34. ADC Output vs Input

While most receiving systems capture the digital output bits on the rising edges of SCLK, the falling edges of SCLK may be used to capture the conversion result if the minimum hold time for  $D_{OUT}$  is acceptable. See Figure 4 for  $D_{OUT}$  hold ( $t_{DH}$ ) and access ( $t_{DA}$ ) times.

 $D_{OUT}$  is enabled on the falling edge of  $\overline{CS}$  and disabled on the rising edge of  $\overline{CS}$ . If  $\overline{CS}$  is raised prior to the 16th falling edge of SCLK, the current conversion is aborted and  $D_{OUT}$  goes into its high impedance state. A new conversion begins when  $\overline{CS}$  is driven LOW.

#### 7.3 Device Functional Modes

#### 7.3.1 Power Consumption

The architecture, design, and fabrication process allow the ADC141S628-Q1 to operate at conversion rates up to 200 kSPS while consuming very little power. The ADC141S628-Q1 consumes the least amount of power while operating in acquisition (power-down) mode. For applications where power consumption is critical, operate the ADC141S628-Q1 in acquisition mode as often as the application tolerates. To further reduce power consumption, stop the SCLK while CS is high.

#### 7.3.1.1 Short Cycling

Short cycling refers to the process of halting a conversion after the last needed bit is outputted. Short cycling can be used to lower the power consumption in those applications that do not need a full 14-bit resolution, or where an analog signal is being monitored until some condition occurs. In some circumstances, the conversion can be terminated after the first few bits. This termination lowers power consumption in the converter because the ADC141S628-Q1 spends more time in acquisition mode and less time in conversion mode.

Short cycling is accomplished by pulling  $\overline{CS}$  high after the last required bit is received from the ADC141S628-Q1 output. This cycling is possible because the ADC141S628-Q1 places the latest converted data bit on D<sub>OUT</sub> as the bit is generated. If only 10-bits of the conversion result are needed, for example, the conversion can be terminated by pulling  $\overline{CS}$  high after the 10th bit has been clocked out.

Copyright © 2011–2017, Texas Instruments Incorporated



#### **Device Functional Modes (continued)**

#### 7.3.1.2 Burst Mode Operation

Normal operation of the ADC141S628-Q1 requires the SCLK frequency to be 18 times the sample rate and the CS rate to be the same as the sample rate. However, in order to minimize power consumption in applications requiring sample rates below 200 kSPS, run the ADC141S628-Q1 with an SCLK frequency of 3.6 MHz and a CS rate as slow as the system requires. When this set up is accomplished, the ADC141S628-Q1 operates in burst mode. The ADC141S628-Q1 enters into acquisition mode at the end of each conversion, minimizing power consumption, which causes the converter to spend the longest possible time in acquisition mode. Because power consumption scales directly with conversion rate, minimizing power consumption requires determining the lowest conversion rate that will satisfy the requirements of the system.

### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

#### 8.1.1 Application Circuits

The following figure is an example of the ADC141S628-Q1 in a typical application circuit. This circuit is basic and generally requires modification for specific circumstances.

#### 8.1.1.1 Data Acquisition

Figure 35 shows a typical connection diagram for the ADC141S628-Q1 operating at V<sub>A</sub> of 5 V. V<sub>REF</sub> is connected to a 4.1-V shunt reference, the LM4040-4.1, to define the analog input range of the ADC141S628-Q1 independent of supply variation on the 5-V supply line. Decouple the V<sub>REF</sub> pin to the ground plane by a 0.1- $\mu$ F ceramic capacitor and a tantalum capacitor of 10  $\mu$ F. The 0.1- $\mu$ F capacitor must be placed as close as possible to the V<sub>REF</sub> pin while the placement of the tantalum capacitor is less critical. The V<sub>A</sub> and V<sub>IO</sub> pins of the ADC141S628-Q1 are also recommended to be decoupled to ground by a 0.1- $\mu$ F ceramic capacitor in parallel with a 10- $\mu$ F tantalum capacitor.



Figure 35. Low-Cost, Low-Power Data Acquisition System



# 9 Power Supply Recommendations

### 9.1 Analog and Digital Power Supplies

Any ADC architecture is sensitive to spikes on the power supply, reference, and ground pins. These spikes may originate from switching power supplies, digital logic, high power devices, and other sources. Power to the ADC141S628-Q1 must be clean and well bypassed. Use a 0.1- $\mu$ F ceramic bypass capacitor and a 1- $\mu$ F to 10- $\mu$ F capacitor to bypass the ADC141S628-Q1 supply, with the 0.1- $\mu$ F capacitor placed as close to the ADC141S628-Q1 package as possible.

Because the ADC141S628-Q1 has both the V<sub>A</sub> and V<sub>IO</sub> pins, the user has three options on how to connect these pins. The first option is to tie V<sub>A</sub> and V<sub>IO</sub> together and power them with the same power supply. This connection is the most cost effective way of powering the ADC141S628-Q1 but is also the least ideal. As stated previously, noise from V<sub>IO</sub> can couple into V<sub>A</sub> and adversely affect performance. The other two options involve the user powering V<sub>A</sub> and V<sub>IO</sub> with separate supply voltages. These supply voltages can have the same amplitude or they can be different. These voltages may be set independent of each other and can be any value between 4.5 V and 5.5 V.

Best performance is typically achieved with  $V_A$  operating at 5 V. Operating  $V_A$  at 5 V offers the best linearity and dynamic performance when  $V_{REF}$  is also set to 5 V.

#### 9.2 Voltage Reference

The reference source must have a low output impedance and must be bypassed with a minimum capacitor value of 0.1  $\mu$ F. A larger capacitor value of 1  $\mu$ F to 10  $\mu$ F placed in parallel with the 0.1- $\mu$ F capacitor is preferred. While the ADC141S628-Q1 draws very little current from the reference on average, there are higher instantaneous current spikes at the reference.

The V<sub>REF</sub> of the ADC141S628-Q1, like all ADCs, does not reject noise or voltage variations. Keep this fact in mind if V<sub>REF</sub> is derived from the power supply. Any noise or ripple from the supply that is not rejected by the external reference circuitry appears in the digital results. The use of an active reference source is recommended. The LM4040 and LM4050 shunt reference families and the LM4132 and LM4140 series reference families are excellent choices for a reference source.



### 10 Layout

#### **10.1 Layout Guidelines**

For best performance, care must be taken with the physical layout of the printed circuit board, which is especially true with a low  $V_{REF}$  or when the conversion rate is high. At high clock rates there is less time for settling, so any noise must settle out before the conversion begins.

#### 10.1.1 PCB Layout

Capacitive coupling between the noisy digital circuitry and the sensitive analog circuitry can lead to poor performance. The solution is to keep the analog circuitry separated from the digital circuitry and the clock line as short as possible. Digital circuits create substantial supply and ground current transients. The logic noise generated can have significant impact upon system noise performance. To avoid performance degradation of the ADC141S628-Q1 because of supply noise, avoid using the same supply for the  $V_A$  and  $V_{REF}$  of the ADC141S628-Q1 that is used for digital circuitry on the board.

Generally, analog and digital lines must cross each other at 90° to avoid crosstalk. However, to maximize accuracy in high resolution systems, avoid crossing analog and digital lines altogether. Clock lines must be kept as short as possible and isolated from all other lines, including other digital lines. In addition, the clock line must also be treated as a transmission line and be properly terminated. Isolate the analog input from noisy signal traces to avoid coupling of spurious signals into the input. Any external component (for example, a filter capacitor) connected between the converter input pins and ground or to the reference input pin and ground must be connected to a very clean point in the ground plane.

A single, uniform ground plane and the use of split power planes are recommended. Place the power planes within the same board layer. All analog circuitry (input amplifiers, filters, reference components, and so forth) must be placed over the analog power plane. Place all digital circuitry over the digital power plane. Furthermore, the GND pins on the ADC141S628-Q1 and all the components in the reference circuitry and input signal chain that are connected to ground must be connected to the ground plane at a quiet point. Avoid connecting these points too close to the ground point of a microprocessor, microcontroller, digital signal processor, or other high power digital device.



### 11 Device and Documentation Support

#### 11.1 Device Support

#### 11.1.1 Device Nomenclature

#### 11.1.1.1 Specification Definitions

APERTURE DELAY is the time between the first falling edge of SCLK and the time when the input signal is sampled for conversion.

COMMON-MODE REJECTION RATIO (CMRR) is a measure of how well in-phase signals common to both input pins are rejected.

To calculate CMRR, the change in output offset is measured while the common mode input voltage is changed from 2 V to 3 V.

CMRR = 20 LOG (  $\triangle$  Common Input /  $\triangle$  Output Offset)

(1)

**CONVERSION TIME** is the time required, after the input voltage is acquired, for the ADC to convert the input voltage to a digital word.

DIFFERENTIAL NONLINEARITY (DNL) is the measure of the maximum deviation from the ideal step size of 1 LSB.

DUTY CYCLE is the ratio of the time that a repetitive digital waveform is high to the total time of one period. The specification here refers to the SCLK.

EFFECTIVE NUMBER OF BITS (ENOB, or EFFECTIVE BITS) is another method of specifying signal-to-noise and distortion or SINAD. ENOB is defined as (SINAD - 1.76) / 6.02 and says that the converter is equivalent to a perfect ADC of this (ENOB) number of bits.

FULL POWER BANDWIDTH is a measure of the frequency at which the reconstructed output fundamental drops 3 dB below its low frequency value for a full-scale input.

FULL-SCALE ERROR is the difference between the input voltage at which the output code transitions to positive full-scale and V<sub>REF</sub> minus 1 LSB.

GAIN ERROR is the deviation from the ideal slope of the transfer function. Gain error is the difference between positive full-scale error and negative full-scale error and can be calculated as:

Gain Error = Positive Full-Scale Error - Negative Full-Scale Error

INTEGRAL NONLINEARITY (INL) is a measure of the deviation of each individual code from a line drawn from 1/2 LSB below the first code transition through 1/2 LSB above the last code transition. The deviation of any given code from this straight line is measured from the center of that code value.

**MISSING CODES** are those output codes that will never appear at the ADC outputs. The ADC141S628-Q1 is specified not to have any missing codes.

OFFSET ERROR is the difference between the input voltage at which the output code transitions from code 0000h to 0001h and 1 LSB.

POST CALIBRATION TOTAL UNADJUSTED ERROR is the total unadjusted error over the temperature range after system calibration to remove gain and offset errors at 25°C.

POWER-SUPPLY REJECTION RATIO (PSRR) is a measure of how well a change in the analog supply voltage is rejected. PSRR is calculated from the ratio of the change in offset error for a given change in supply voltage. expressed in dB. For the ADC141S628-Q1, V<sub>A</sub> is changed from 4.5 V to 5.5 V. PSRR = 20 LOG ( $\Delta$  Output Offset /  $\Delta$  V<sub>A</sub>)

(3)

(2)

SIGNAL-TO-NOISE RATIO (SNR) is the ratio, expressed in dB, of the rms value of the input signal to the rms value of the sum of all other spectral components below one-half the sampling frequency, not including harmonics or DC.

SIGNAL-TO-NOISE AND DISTORTION (S/N+D or SINAD) Is the ratio, expressed in dB, of the rms value of the input signal to the rms value of all of the other spectral components below one-half the sampling frequency, including harmonics but excluding DC.

Copyright © 2011–2017, Texas Instruments Incorporated



### **Device Support (continued)**

**SPURIOUS-FREE DYNAMIC RANGE (SFDR)** is the difference, expressed in dB, between the desired signal amplitude to the amplitude of the peak spurious spectral component below one-half the sampling frequency, where a spurious spectral component is any signal present in the output spectrum that is not present at the input and may or may not be a harmonic.

**TOTAL HARMONIC DISTORTION (THD)** is the ratio of the rms total of the first five harmonic components at the output to the rms level of the input signal frequency as seen at the output, expressed in dB. THD is calculated as:

THD = 
$$20 \cdot \log_{10} \sqrt{\frac{A_{f2}^2 + \dots + A_{f6}^2}{A_{f1}^2}}$$

where

- A<sub>f1</sub> is the RMS power of the input frequency at the output
- A<sub>f2</sub> through A<sub>f6</sub> are the RMS power in the first five harmonic frequencies

(4)

**TOTAL UNADJUSTED ERROR** is the difference between the parts transfer function and the ideal transfer function.

THROUGHPUT TIME is the minimum time required between the start of two successive conversion.

### **11.2 Documentation Support**

#### 11.2.1 Related Documentation

For related documentation see the following:

- LM4040xxx Precision Micropower Shunt Voltage Reference
- LM4050-N/-Q1 Precision Micropower Shunt Voltage Reference
- LM4132, LM4132-Q1 SOT-23 Precision Low Dropout Voltage Reference
- LM4140 High Precision Low Noise Low Dropout Voltage Reference
- Absolute Maximum Ratings for Soldering

#### 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **11.4 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.5 Trademarks

E2E is a trademark of Texas Instruments. SPI, QSPI are trademarks of Motorola Mobility LLC.

All other trademarks are the property of their respective owners.

#### **11.6 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



#### 11.7 Glossary

# SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

ADC141S628-Q1

SNOI146C - SEPTEMBER 2011 - REVISED DECEMBER 2017



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device     | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|----------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| ADC141S628QIMM/NOPB  | ACTIVE        | VSSOP        | DGS                | 10   | 1000           | RoHS & Green    | SN                                   | Level-1-260C-UNLIM   | -40 to 105   | X96Q                    | Samples |
| ADC141S628QIMMX/NOPB | ACTIVE        | VSSOP        | DGS                | 10   | 3500           | RoHS & Green    | SN                                   | Level-1-260C-UNLIM   | -40 to 105   | X96Q                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Dec-2020



Texas

STRUMENTS

www.ti.com

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| ADC141S628QIMM/<br>NOPB     | VSSOP           | DGS                | 10   | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| ADC141S628QIMMX/<br>NOPB    | VSSOP           | DGS                | 10   | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

9-Aug-2022



\*All dimensions are nominal

| Device                   | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADC141S628QIMM/NOPB      | VSSOP        | DGS             | 10   | 1000 | 210.0       | 185.0      | 35.0        |
| ADC141S628QIMMX/<br>NOPB | VSSOP        | DGS             | 10   | 3500 | 367.0       | 367.0      | 35.0        |

# **DGS0010A**



# **PACKAGE OUTLINE**

# VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



# DGS0010A

# **EXAMPLE BOARD LAYOUT**

# VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DGS0010A

# **EXAMPLE STENCIL DESIGN**

# VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated