## 16-Bit 250-kSPS Sampling CMOS ANALOG-TO-DIGITAL CONVERTER

Check for Samples: ADS8515

## FEATURES

- Standard $\pm 10-\mathrm{V}$ Input Range
- 90-dB Min SNR with $20-\mathrm{kHz}$ Input
- $\pm 2.0$ LSB Max INL
- $\pm 1$ LSB Max DNL, 16 Bits, No Missing Code
- 5-V Analog Supply, Flexible I/O Supply Voltage at 1.65 V to 5.25 V
- Pin-Compatible with ADS7805/10 (Low Speed), and 12-Bit ADS7804/8504
- Uses Internal or External Reference
- Full Parallel Data Output
- 100-mW Typ Power Dissipation at 250 kSPS
- 28-Pin SSOP Package


## DESCRIPTION

The ADS8515 is a complete 16-bit sampling analog-to-digital (A/D) converter using state-of-the-art CMOS structures. It contains a complete 16-bit, capacitor-based, SAR A/D converter with sample and hold (S/H), reference, clock, interface for microprocessor use, and 3-state output drivers.

The ADS8515 is specified at a $250-\mathrm{kHz}$ sampling rate over the full temperature range. Precision resistors provide an industry standard $\pm 10-\mathrm{V}$ input range, while the innovative design allows operation from a single $+5-\mathrm{V}$ supply, with power dissipation under 100 mW .
The ADS8515 is available in a 28 -pin SSOP package and is fully specified for operation over the industrial $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ temperature range.

## APPLICATIONS

- Industrial Process Control
- Data Acquisition Systems
- Digital Signal Processing
- Medical Equipment
- Instrumentation


Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## PACKAGE/ORDERING INFORMATION ${ }^{(1)}$

$\left.\begin{array}{|c|c|c|c|c|c|c|c|c|}\hline \text { PRODUCT } & \begin{array}{c}\text { MINIMUM } \\ \text { INL } \\ \text { (LSB) }\end{array} & \begin{array}{c}\text { NO } \\ \text { MISSING } \\ \text { CODE }\end{array} & \begin{array}{c}\text { MINIMUM } \\ \text { SINAD } \\ \text { (dB) }\end{array} & \begin{array}{c}\text { SPECIFIED } \\ \text { TEMPERATURE } \\ \text { RANGE }\end{array} & \begin{array}{c}\text { PACKAGE- } \\ \text { LEAD }\end{array} & \begin{array}{c}\text { PACKAGE } \\ \text { DESIGNATOR }\end{array} & \begin{array}{c}\text { ORDERING } \\ \text { NUMBER }\end{array} & \begin{array}{c}\text { TRANSPORT } \\ \text { MEDIA, }\end{array} \\ \hline \text { ADSTY }\end{array}\right]$
(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the ADS8515 product folder at www.ti.com.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)(2)}$

Over operating free-air temperature range (unless otherwise noted)

|  |  | ADS8515 |
| :--- | :--- | :---: |
| Analog inputs | $\mathrm{V}_{\text {IN }}$ | $\pm 25 \mathrm{~V}$ |
|  | CAP | $+\mathrm{V}_{\text {ANA }}+0.3 \mathrm{~V}$ to AGND2 - 0.3 V |
|  | REF | Indefinite short to AGND2, momentary short to $\mathrm{V}_{\text {ANA }}$ |
| Ground voltage differences | DGND, AGND1, AGND2 | $\pm 0.3 \mathrm{~V}$ |
|  | $\mathrm{~V}_{\text {ANA }}$ | 6 V |
|  | $\mathrm{~V}_{\text {DIG }}$ | 6 V |
| Digital inputs |  |  |
| Maximum junction temperature |  |  |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) All voltage values are with respect to network ground terminal.

## ELECTRICAL CHARACTERISTICS

At $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{S}}=250 \mathrm{kHz}, \mathrm{V}_{\mathrm{DIG}}=\mathrm{V}_{\mathrm{ANA}}=5 \mathrm{~V}$, and using internal reference (unless otherwise noted).

| PARAMETER | TEST CONDITIONS | ADS85151 |  |  | ADS8515IB |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Resolution |  |  |  | 16 |  |  | 16 | Bits |
| ANALOG INPUT |  |  |  |  |  |  |  |  |
| Voltage range |  |  | $\pm 10$ |  |  | $\pm 10$ |  | v |
| Impedance |  |  | 8.885 |  |  | 8.885 |  | k $\Omega$ |
| Capacitance |  |  | 75 |  |  | 75 |  | pF |
| THROUGHPUT SPEED |  |  |  |  |  |  |  |  |
| Conversion cycle time | Acquire and convert |  |  | 4 |  |  | 4 | $\mu \mathrm{s}$ |
| Throughput rate |  | 250 |  |  | 250 |  |  | kHz |
| DC ACCURACY |  |  |  |  |  |  |  |  |
| INL Integral linearity error |  | -3 |  | 3 | -2 |  | 2 | $L^{\text {L }}{ }^{(1)}$ |
| DNL Differential linearity error |  | -1 |  | 2 | -1 |  | 1 | LSB ${ }^{(1)}$ |
| No missing codes |  | 16 |  |  | 16 |  |  | Bits |
| Transition noise ${ }^{(2)}$ |  |  | 0.67 |  |  | 0.67 |  | LSB |
| Full-scale error ${ }^{(3)}{ }^{(4)}$ | Int. Ref. | -0.5 |  | 0.5 | -0.25 |  | 0.25 | \%FSR |
| Full-scale error drift | Int. Ref. |  | $\pm 7$ |  |  | $\pm 7$ |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Full-scale error ${ }^{(3)}{ }^{(4)}$ | Ext. 4.096-V Ref. | -0.25 |  | 0.25 | -0.1 |  | 0.1 | \%FSR |
| Full-scale error drift | Ext. 4.096-V Ref. |  | $\pm 2$ |  |  | $\pm 2$ |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Bipolar zero error ${ }^{(3)}$ |  | -4 |  | 4 | -2 |  | 2 | mV |
| Bipolar zero error drift |  |  | $\pm 2$ |  |  | $\pm 2$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Power supply sensitivity $\left(\mathrm{V}_{\text {DIG }}=\mathrm{V}_{\text {ANA }}=\mathrm{V}_{\mathrm{D}}\right)$ | $+4.75 \mathrm{~V}<\mathrm{V}_{\mathrm{D}}<+5.25 \mathrm{~V}$ | -8 |  | 8 | -8 |  | 8 | LSB |
| AC ACCURACY |  |  |  |  |  |  |  |  |
| SFDR Spurious-free dynamic range | $\mathrm{f}_{\mathrm{l}}=20 \mathrm{kHz}$ | 95 | 102 |  | 97 | 102 |  | $\mathrm{dB}^{(5)}$ |
| THD Total harmonic distortion | $\mathrm{f}_{1}=20 \mathrm{kHz}$ |  | -100 | -94 |  | -100 | -96 | dB |
| Signal-to-(noise+distortion) | $\mathrm{f}_{\mathrm{l}}=20 \mathrm{kHz}$ | 87 | 91 |  | 89 | 91 |  | dB |
|  | $-60-\mathrm{dB}$ Input |  | 30 |  |  | 32 |  | dB |
| SNR Signal-to-noise ratio | $\mathrm{f}_{\mathrm{l}}=20 \mathrm{kHz}$ | 88 | 92 |  | 90 | 92 |  | dB |
| Full-power bandwidth ${ }^{(6)}$ |  |  | 500 |  |  | 500 |  | kHz |

## SAMPLING DYNAMICS

| Aperture delay |  | 5 |  |  | 5 |  |  | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Transient response | FS Step |  |  | 2 |  |  | 2 | $\mu \mathrm{s}$ |
| Overvoltage recovery ${ }^{(7)}$ |  | 150 |  |  | 150 |  |  | ns |
| REFERENCE |  |  |  |  |  |  |  |  |
| Internal reference voltage |  | 4.076 | 4.096 | 4.116 | 4.076 | 4.096 | 4.116 | V |
| Internal reference source current (must use external buffer) |  | 1 |  |  | 1 |  |  | $\mu \mathrm{A}$ |
| Internal reference drift |  | 8 |  |  | 8 |  |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| External reference voltage range for specified linearity |  | 3.9 | 4.096 | 4.2 | 3.9 | 4.096 | 4.2 | V |
| External reference current drain | Ext. 4.096-V Ref. |  |  | 100 |  |  | 100 | $\mu \mathrm{A}$ |

## DIGITAL INPUTS

| Logic levels |  | $\mathrm{V}_{\text {DIG }}=1.65 \mathrm{~V}-5.25 \mathrm{~V}$ | -0.3 | 0.8 | -0.3 | $0.35 * \mathrm{~V}_{\text {DIG }}$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | $\mathrm{V}_{\text {DIG }}=1.65 \mathrm{~V}-5.25 \mathrm{~V}$ | $0.65 * \mathrm{~V}_{\text {DIG }}$ | $\mathrm{V}_{\mathrm{DIG}}+0.3 \mathrm{~V}$ | $0.65{ }^{*} \mathrm{~V}_{\text {DIG }}$ | $\mathrm{V}_{\text {DIG }}+0.3 \mathrm{~V}$ | V |
| $\mathrm{I}_{\text {LL }}$ | Low-level input current | $\mathrm{V}_{\text {IL }}=0 \mathrm{~V}$ |  | $\pm 10$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{H}}$ | High-level input current | $\mathrm{V}_{\mathrm{IH}}=5 \mathrm{~V}$ |  | $\pm 10$ |  | $\pm 10$ | $\mu \mathrm{A}$ |

## DIGITAL OUTPUTS

(1) LSB means least significant bit. For the 16 -bit, $\pm 10-\mathrm{V}$ input ADS8515, one LSB is $305 \mu \mathrm{~V}$.
(2) Typical rms noise at worst case transitions and temperatures.
(3) As measured with fixed resistors shown in Figure 22. Adjustable to zero with external potentiometer.
(4) Full-scale error is the worst case of -full-scale or +full-scale deviation from ideal first and last code transitions, divided by the transition voltage (not divided by the full-scale range) and includes the effect of offset error.
(5) All specifications in dB are referred to a full-scale $\pm 10-\mathrm{V}$ input.
(6) Full-power bandwidth is defined as the full-scale input frequency at which signal-to-(noise + distortion) degrades to 60 dB , or 10 bits of accuracy.
(7) Recovers to specified performance after $2 \times$ FS input overvoltage.

## ELECTRICAL CHARACTERISTICS (continued)

At $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{S}}=250 \mathrm{kHz}, \mathrm{V}_{\text {DIG }}=\mathrm{V}_{\text {ANA }}=5 \mathrm{~V}$, and using internal reference (unless otherwise noted).

| PARAMETER | TEST CONDITIONS | ADS8515I |  |  | ADS8515IB |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | $\mathbf{M I N}$ | TYP | MAX |  |
| Data format (parallel 16 bits) |  |  |  |  |  |  |  |  |
| Data coding (binary twos complement) |  |  |  |  |  |  |  |  |
| V $\mathrm{OL} \quad$ Low-level output voltage | $\mathrm{I}_{\text {SINK }}=1.6 \mathrm{~mA}$ |  |  | 0.4 |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}} \quad$ High-level output voltage | $\mathrm{I}_{\text {SOURCE }}=500 \mu \mathrm{~A}$ | $0.8 \times \mathrm{V}_{\text {DIG }}$ |  |  | $0.8 \times \mathrm{V}_{\text {DIG }}$ |  |  | V |
| Leakage current | Hi-Z state, $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ to $\mathrm{V}_{\text {DIG }}$ |  |  | $\pm 5$ |  |  | $\pm 5$ | $\mu \mathrm{A}$ |
| Output capacitance | Hi-Z state |  |  | 15 |  |  | 15 | pF |
| DIGITAL TIMING |  |  |  |  |  |  |  |  |
| Bus access timing |  |  |  | 83 |  |  | 83 | ns |
| Bus relinquish timing |  |  |  | 83 |  |  | 83 | ns |
| POWER SUPPLIES |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {DIG }} \quad$ Digital input voltage | Must be $\leq \mathrm{V}_{\text {ANA }}$ | 1.65 |  | 5.25 | 1.65 |  | 5.25 | V |
| $\mathrm{V}_{\text {ANA }} \quad$ Analog input voltage |  | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | V |
| $\mathrm{I}_{\text {IG }} \quad$ Digital input current |  |  | 0.1 | 1 |  | 0.1 | 1 | mA |
| $\mathrm{I}_{\text {ANA }} \quad$ Analog input current |  |  | 20 | 25 |  | 20 | 25 | mA |
| Power dissipation | $\mathrm{f}_{\mathrm{S}}=250 \mathrm{kHz}$ |  | 100 | 125 |  | 100 | 125 | mW |
| TEMPERATURE RANGE |  |  |  |  |  |  |  |  |
| Specified performance |  | -40 |  | +85 | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |
| Derated performance ${ }^{(8)}$ |  | -55 |  | +125 | -55 |  | +125 | ${ }^{\circ} \mathrm{C}$ |
| Storage |  | -65 |  | +150 | -65 |  | +150 | ${ }^{\circ} \mathrm{C}$ |
| THERMAL RESISTANCE ( $\Theta_{\text {JA }}$ ) |  |  |  |  |  |  |  |  |
| SSOP |  |  | 67 |  |  | 67 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

(8) The internal reference may not be started correctly beyond the industrial temperature range ( $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ ); therefore, use of an external reference is recommended.

## PIN CONFIGURATION



## PIN DESCRIPTIONS

| PIN |  | $\begin{gathered} \text { DIGITAL } \\ \text { I/O } \\ \hline \end{gathered}$ | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |
| AGND1 | 2 |  | Analog ground. Used internally as ground reference point. |
| AGND2 | 5 |  | Analog ground. |
| $\overline{\text { BUSY }}$ | 26 | 0 | At the start of a conversion, $\overline{\text { BUSY }}$ goes low and stays low until the conversion is completed and the digital outputs have been updated. |
| BYTE | 23 | 1 | Selects 8 most significant bits (low) or 8 least significant bits (high). |
| CAP | 4 |  | Reference buffer capacitor. 2.2- F tantalum capacitor to ground. |
| $\overline{\mathrm{CS}}$ | 25 | 1 | Internally ORed with $\mathrm{R} / \overline{\mathrm{C}}$. If $\mathrm{R} / \overline{\mathrm{C}}$ low, a falling edge on $\overline{\mathrm{CS}}$ initiates a new conversion. |
| DGND | 14 |  | Digital ground. |
| D15 (MSB) | 6 | 0 | Data bit 15 . Most significant bit (MSB) of conversion results. Hi-Z state when $\overline{\mathrm{CS}}$ is high, or when $R / \bar{C}$ is low. |
| D14 | 7 | 0 | Data bit 14. Hi-Z state when $\overline{\mathrm{CS}}$ is high, or when $\mathrm{R} / \overline{\mathrm{C}}$ is low. |
| D13 | 8 | 0 | Data bit 13. Hi-Z state when $\overline{\mathrm{CS}}$ is high, or when $\mathrm{R} / \overline{\mathrm{C}}$ is low. |
| D12 | 9 | 0 | Data bit 12. Hi-Z state when $\overline{\mathrm{CS}}$ is high, or when $\mathrm{R} / \overline{\mathrm{C}}$ is low. |
| D11 | 10 | 0 | Data bit 11. Hi-Z state when $\overline{\mathrm{CS}}$ is high, or when R/衰 is low. |
| D10 | 11 | 0 | Data bit 10. Hi-Z state when $\overline{\mathrm{CS}}$ is high, or when $\mathrm{R} / \overline{\mathrm{C}}$ is low. |
| D9 | 12 | 0 | Data bit 9. Hi-Z state when $\overline{\mathrm{CS}}$ is high, or when $\mathrm{R} / \overline{\mathrm{C}}$ is low. |
| D8 | 13 | 0 | Data bit 8. Hi-Z state when $\overline{\mathrm{CS}}$ is high, or when R/C is low. |
| D7 | 15 | 0 | Data bit 7. Hi-Z state when $\overline{\mathrm{CS}}$ is high, or when R/ $\overline{\mathrm{C}}$ is low. |
| D6 | 16 | 0 | Data bit $6 . \mathrm{Hi}-\mathrm{Z}$ state when $\overline{\mathrm{CS}}$ is high, or when $\mathrm{R} / \overline{\mathrm{C}}$ is low. |
| D5 | 17 | 0 | Data bit $5 . \mathrm{Hi-Z}$ state when $\overline{\mathrm{CS}}$ is high, or when R/C is low. |
| D4 | 18 | 0 | Data bit 4. Hi-Z state when $\overline{\mathrm{CS}}$ is high, or when R/C is low. |
| D3 | 19 | 0 | Data bit 3. Hi-Z state when $\overline{\mathrm{CS}}$ is high, or when $\mathrm{R} / \overline{\mathrm{C}}$ is low. |
| D2 | 20 | 0 | Data bit 2. Hi-Z state when $\overline{\mathrm{CS}}$ is high, or when $\mathrm{R} / \overline{\mathrm{C}}$ is low. |
| D1 | 21 | 0 | Data bit $1 . \mathrm{Hi}-\mathrm{Z}$ state when $\overline{\mathrm{CS}}$ is high, or when $\mathrm{R} / \overline{\mathrm{C}}$ is low. |
| D0 (LSB) | 22 | 0 | Data bit 0 . Least significant bit (LSB) of conversion results. Hi-Z state when $\overline{\mathrm{CS}}$ is high, or when $R / \bar{C}$ is low. |
| R/C | 24 | 1 | With $\overline{\mathrm{CS}}$ low and $\overline{\mathrm{BUSY}}$ high, a falling edge on $\mathrm{R} / \overline{\mathrm{C}}$ initiates a new conversion. With $\overline{\mathrm{CS}}$ low, a rising edge on $R / \bar{C}$ enables the parallel output. |
| REF | 3 |  | Reference input/output. 2.2- $\mu \mathrm{F}$ tantalum capacitor to ground. |
| $\mathrm{V}_{\text {ANA }}$ | 27 |  | Analog supply input. Nominally +5 V . Decouple to ground with $0.1-\mu \mathrm{F}$ ceramic and $10-\mu \mathrm{F}$ tantalum capacitors. |
| $\mathrm{V}_{\text {DIG }}$ | 28 |  | Digital supply input. Can be connected directly to pin 27. |
| $\mathrm{V}_{\text {IN }}$ | 1 |  | Analog input. See Figure 24. |

## TYPICAL CHARACTERISTICS



Figure 1.

## SPURIOUS FREE DYNAMIC RANGE vs <br> INPUT FREQUENCY



Figure 4
SPURIOUS FREE DYNAMIC RANGE vs
FREE-AIR TEMPERATURE


Figure 7.


Figure 2.

SIGNAL-TO-NOISE RATIO
VS
FREE-AIR TEMPERATURE


Figure 5.
TOTAL HARMONIC DISTORTION vs
FREE-AIR TEMPERATURE


Figure 8.

SIGNAL-TO-NOISE AND DISTORTION
vs
INPUT FREQUENCY


Figure 3.

SIGNAL-TO-NOISE AND DISTORTION
vs
FREE-AIR TEMPERATURE


Figure 6.
INTERNAL REFERENCE VOLTAGE

## vs

FREE-AIR TEMPERATURE


Figure 9.

## TYPICAL CHARACTERISTICS (continued)



Figure 10.


Figure 13.

NEGATIVE FULL-SCALE ERROR
vs
FREE-AIR TEMPERATURE


Figure 11.
POSITIVE FULL-SCALE ERROR
vs
FREE-AIR TEMPERATURE


Figure 14.


Figure 16.

TYPICAL CHARACTERISTICS (continued)


Figure 17.
DNL


Figure 18.

## BASIC OPERATION

Figure 19 shows a basic circuit to operate the ADS8515 with a full parallel data output. Taking R/C (pin 24) low for a minimum of 40 ns initiates a conversion. $\overline{B U S Y}$ (pin 26) goes low and stays low until the conversion is completed and the output registers are updated. Data are output in binary twos complement with the MSB on pin 6. BUSY going high can be used to latch the data.

The ADS8515 begins tracking the input signal at the end of the conversion. Allowing $4 \mu$ setween convert commands assures accurate acquisition of a new signal.


Figure 19. Basic Operation

## STARTING A CONVERSION

The combination of $\overline{C S}$ (pin 25) and $R / \bar{C}$ (pin 24) held low for a minimum of 40 ns immediately puts the sample/hold of the ADS8515 in the hold state and starts conversion n. BUSY (pin 26) goes low and stays low until conversion $n$ is completed and the internal output register has been updated.

The ADS8515 begins tracking the input signal at the end of the conversion. Allowing $4 \mu \mathrm{~s}$ between convert commands assures accurate acquisition of a new signal. Refer to Table 1 for a summary of $\overline{C S}, R / \bar{C}$, and $\overline{B U S Y}$ states and Figure 21, Figure 22, and Figure 23 for the timing diagrams.
$\overline{\mathrm{CS}}$ and $\mathrm{R} / \overline{\mathrm{C}}$ are internally ORed and level triggered. There is no requirement regarding which input goes low first when initiating a conversion. If, however, it is critical that $\overline{C S}$ or $R / \bar{C}$ initiates conversion $n$, be sure the less critical input is low at least 10 ns prior to the initiating input.
To reduce the number of control pins, $\overline{\mathrm{CS}}$ can be tied low using $\mathrm{R} / \overline{\mathrm{C}}$ to control the read and convert modes. The parallel output becomes active whenever R/C goes high. Refer to the Reading Data section.

Table 1. Control Line Functions for Read and Convert

| $\overline{\mathbf{C S}}$ | $\mathbf{R} / \overline{\mathbf{C}}$ | $\overline{\mathbf{B U S Y}}$ |  |
| :---: | :---: | :---: | :--- |
| 1 | X | X | OPERATION |
| $\downarrow$ | 0 | 1 | Initiates conversion $n$. Databus remains in Hi-Z state. |
| 0 | $\downarrow$ | 1 | Initiates conversion $n$. Databus enters Hi-Z state. |
| 0 | 1 | $\uparrow$ | Conversion $n$ completed. Valid data from conversion $n$ on the databus. |
| $\downarrow$ | 1 | 1 | Enables databus with valid data from conversion $n$. |
| $\downarrow$ | 1 | 0 | Enables databus with valid data from conversion $-1{ }^{(1)}$. Conversion $n$ in progress. |
| 0 | $\uparrow$ | 0 | Enables databus with valid data from conversion $-1^{(1)}$. Conversion $n$ in progress. |
| 0 | 0 | $\uparrow$ | New conversion initiated without acquisition of a new signal. Data is invalid. $\overline{\mathrm{CS}}$ and/or R/C <br> must be high when $\overline{\mathrm{BUSY}}$ goes high. <br> X |

(1) See Figure 21 and Figure 22 for constraints on data valid from conversion $n-1$.

## READING DATA

The ADS8515 outputs full or byte-reading parallel data in binary twos complement data output format. The parallel output is active when $R / \bar{C}$ (pin 24) is high and $\overline{C S}$ (pin 25) is low. Any other combination of $\overline{C S}$ and $R / \bar{C}$ 3 -states the parallel output. Valid conversion data can be read in a full parallel, 16 -bit word or two 8 -bit bytes on pins 6 to 13 and pins 15 to 22. BYTE (pin 23) can be toggled to read both bytes within one conversion cycle. Refer to Table 2 for ideal output codes and Figure 20 for bit locations relative to the state of BYTE.

Table 2. Ideal Input Voltages and Output Codes

| DESCRIPTION | ANALOG INPUT | DIGITAL OUTPUT BINARY TWOS COMPLEMENT |  |
| :---: | :---: | :---: | :---: |
|  |  | BINARY CODE | HEX CODE |
| Full-scale range | $\pm 10 \mathrm{~V}$ |  |  |
| Least significant bit (LSB) | $305 \mu \mathrm{~V}$ |  |  |
| Full scale (10 V 1 LSB$)$ | 9.999695 V | 0111111111111111 | 7FFF |
| Midscale | 0 V | 0000000000000000 | 0000 |
| One LSB below midscale | $-305 \mu \mathrm{~V}$ | 1111111111111111 | FFFF |
| -Full scale | -10 V | 1000000000000000 | 8000 |

## PARALLEL OUTPUT (After a Conversion)

After conversion $n$ is completed and the output registers have been updated, $\overline{\overline{B U S Y}}$ (pin 26) goes high. Valid data from conversion $n$ are available on D15 to D0 (pins 6 to 13 and 15 to 22). BUSY going high can be used to latch the data. Refer to Table 3 and Figure 21, Figure 22, and Figure 23 for timing specifications.

## PARALLEL OUTPUT (During a Conversion)

After conversion $n$ has been initiated, valid data from conversion -1 can be read and are valid up to $t_{2}$ after the start of conversion $n$. Do not attempt to read data from $\mathrm{t}_{2}$ after the start of conversion $n$ until BUSY (pin 26) goes high; this may result in reading invalid data. Refer to Table 3 and Figure 21, Figure 22, and Figure 23 for timing specifications.
Note: For the best possible performance, data should not be read during a conversion. The switching noise of the asynchronous data transfer can cause digital feedthrough degrading the converter performance.
The number of control lines can be reduced by tying $\overline{\mathrm{CS}}$ low while using the falling edge of $R / \overline{\mathrm{C}}$ to initiate conversions and the rising edge of $\mathrm{R} / \overline{\mathrm{C}}$ to activate the output mode of the converter. See Figure 21.

Table 3. Conversion Timing

| SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{w} 1}$ | Pulse duration, convert | 40 |  |  | ns |
| $\mathrm{t}_{\mathrm{a}}$ | Access time, data valid after R/C low |  | 0.8 | 1.2 | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation delay time, $\overline{\mathrm{BUSY}}$ from R/C low |  | 6 | 20 | ns |
| $\mathrm{t}_{\mathrm{w} 2}$ | Pulse duration, $\overline{B U S Y}$ low |  |  | 2 | $\mu \mathrm{s}$ |
| $t_{d 1}$ | Delay time, $\overline{\mathrm{BUSY}}$ after end of conversion |  | 5 |  | ns |
| $\mathrm{t}_{\mathrm{d} 2}$ | Delay time, aperture |  | 5 |  | ns |
| $\mathrm{t}_{\text {conv }}$ | Conversion time |  |  | 2 | $\mu \mathrm{S}$ |
| taca | Acquisition time | 2 |  |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {dis }}$ | Disable time, bus | 10 | 15 | 83 | ns |
| $t_{\text {d }}$ | Delay time, $\bar{B} U S Y$ after data valid | 35 | 50 |  | ns |
| $\mathrm{t}_{\mathrm{v}}$ | Valid time, previous data remains valid after R/C low | 1.5 | 2 |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\text {conv }}+\mathrm{t}_{\text {aca }}$ | Throughput time |  |  | 4 | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\text {su }}$ | Setup time, R/C to $\overline{C S}$ | 10 |  |  | ns |
| $\mathrm{t}_{\mathrm{c}}$ | Cycle time between conversions | 4 |  |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {en }}$ | Enable time, bus | 10 | 15 | 30 | ns |
| $\mathrm{t}_{\mathrm{d} 4}$ | Delay time, BYTE | 10 | 15 | 30 | ns |



Figure 20. Bit Locations Relative to State of BYTE (Pin 23)


Figure 21. Conversion Timing with Outputs Enabled after Conversion ( $\overline{\mathbf{C S}}$ Tied Low)


Figure 22. Using $\overline{\mathbf{C S}}$ to Control Conversion and Read Timing


Figure 23. Using $\overline{\mathbf{C S}}$ and BYTE to Control Data Bus

## ADC RESET

The ADC reset function of the ADS8515 can be used to terminate the current conversion cycle. Bringing R/C low for at least 40 ns while BUSY is low will initiate the ADC reset. To initiate a new conversion, R/C must return to the high state and remain high long enough to acquire a new sample (see Table 3, $\mathrm{t}_{\mathrm{c}}$ ) before going low to initiate the next conversion sequence. In applications that do not monitor the BUSY signal, it is recommended that the ADC reset function be implemented as part of a system initialization sequence.

## INPUT RANGES

The ADS8515 offers a standard $\pm 10-\mathrm{V}$ input range. Figure 24 shows the necessary circuit connections for the ADS8515 with and without hardware trim. Offset and full-scale error specifications are tested and specified with the fixed resistors shown in Figure 25(b). Full-scale error includes offset and gain errors measured at both +FS and -FS. Adjustments for offset and gain are described in the Calibration section of this data sheet.
The offset and gain are adjusted internally to allow external trimming with a single supply. The external resistors compensate for this adjustment and can be left out if the offset and gain are corrected in software (refer to the Calibration section).
The nominal input impedance of $6.35 \mathrm{k} \Omega$ results from the combination of the internal resistor network shown on the front page of the product data sheet. The input resistor divider network provides inherent overvoltage protection assured to at least $\pm 25 \mathrm{~V}$. The $1 \%$ resistors used for the external circuitry do not compromise the accuracy or drift of the converter. They have little influence relative to the internal resistors, and tighter tolerances are not required.
The input signal must be referenced to AGND1. This minimizes the ground loop problem typical to analog designs. The analog signal should be driven by a low impedance source. A typical driving circuit using an OPA627 or OPA132 is shown in Figure 24.


Figure 24. Typical Driving Circuit ( $\pm 10 \mathrm{~V}$, No Trim)

## APPLICATION INFORMATION

## CALIBRATION

The gain of the ADS8515 can be trimmed in software. To achieve optimum performance, several iterations may be required.

## Hardware Calibration

To calibrate the gain of the ADS8515, install the resistors and potentiometer as shown in Figure 25(a). The calibration range is approximately $\pm 100 \mathrm{mV}$.

## Software Calibration

The offset and gain of the ADS8515 is calibrated with software. See Figure 25(b) for the circuit connections.

(a) $\pm 10$ V With Hardware Trim

(b) $\pm 10$ V Without Hardware Trim

Note: Use 1\% metal film resistors.
Figure 25. Circuit Diagram For Software Trim

## REFERENCE

The ADS8515 can operate with its internal 4.096-V reference or an external reference. By applying an external reference to pin 5 , the internal reference can be bypassed. The reference voltage at REF is buffered internally with the output on CAP (pin 4).
The internal reference has an $8 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ drift (typical) and accounts for approximately $20 \%$ of the full-scale error ( $\mathrm{FSE}= \pm 0.5 \%$ for low grade, $\pm 0.25 \%$ for high grade).

## REF

REF (pin 3) is an input for an external reference or the output for the internal 4.096-V reference. A $2.2-\mu \mathrm{F}$ capacitor should be connected as close to the REF pin as possible. The capacitor and the output resistance of REF create a low-pass filter to bandlimit noise on the reference. Using a smaller value capacitor introduces more noise to the reference degrading the SNR and SINAD. The REF pin should not be used to drive external ac or dc loads.
The range for the external reference is 3.9 V to 4.2 V and determines the actual LSB size. Increasing the reference voltage increases the full-scale range and the LSB size of the converter which can improve the SNR.

## CAP

CAP (pin 4) is the output of the internal reference buffer. A $2.2-\mu \mathrm{F}$ capacitor should be placed as close to the CAP pin as possible to provide optimum switching currents for the CDAC throughout the conversion cycle and compensation for the output of the internal buffer. Using a capacitor any smaller than $1 \mu \mathrm{~F}$ can cause the output buffer to oscillate and may not have sufficient charge for the CDAC. Capacitor values larger than $2.2 \mu \mathrm{~F}$ have little affect on improving performance. The ESR (equivalent series resistance) of these compensation capacitors is also critical. Keep the total ESR under $3 \Omega$. See the Typical Characteristics section for how the worst case INL is affected by ESR.

The output of the buffer is capable of driving up to 2 mA of current to a dc load, but any external load from the CAP pin may degrade the linearity of the ADS8515. Using an external buffer allows the internal reference to be used for larger dc loads and ac loads. Do not attempt to directly drive an ac load with the output voltage on CAP. This causes performance degradation of the converter. The ESR (equivalent series resistance) of these compensation capacitors is also critical. Keep the total ESR under $3 \Omega$. See the Typical Characteristics section concerning how ESR affects performance.

## LAYOUT

## POWER

The analog power pin $\left(\mathrm{V}_{\text {ANA }}\right)$ and digital power pin $\left(\mathrm{V}_{\text {DIG }}\right)$ can be tied together from the same +5 V power supply, or from two different power-supply sources. The ADS8515 uses $90 \%$ of its power from the analog circuitry, and therefore should be considered as an analog component. Care must be taken to ensure that both the analog and digital power supplies power on before any voltage is applied to the analog input pin. Failure to do so may create a latch-up condition. There is no power sequencing requirement between $\mathrm{V}_{\text {ANA }}$ and $\mathrm{V}_{\text {DIG }}$.

## GROUNDING

Three ground pins are present on the ADS8515. DGND is the digital supply ground. AGND2 is the analog supply ground. AGND1 is the ground which all analog signals internal to the A/D converter are referenced. AGND1 is more susceptible to current induced voltage drops and must have the path of least resistance back to the power supply.
All the ground pins of the $A / D$ converter should be tied to the analog ground plane, separated from the system digital logic ground, to achieve optimum performance. Both analog and digital ground planes should be tied to the system ground as near to the power supplies as possible. This helps to prevent dynamic digital ground currents from modulating the analog ground through a common impedance to power ground.

## SIGNAL CONDITIONING

The FET switches used for the sample hold on many CMOS A/D converters release a significant amount of charge injection which can cause the driving op amp to oscillate. The FET switch on the ADS8515, compared to the FET switches on other CMOS A/D converters, releases $5 \%$ to $10 \%$ of the charge. There is also a resistive front end which attenuates any charge which is released. The end result is a minimal requirement for the antialias filter on the front end. Any op amp sufficient for the signal in an application is sufficient to drive the ADS8515.

The resistive front end of the ADS8515 also provides an assured $\pm 25-\mathrm{V}$ overvoltage protection. In most cases, this eliminates the need for external input protection circuitry.

## INTERMEDIATE LATCHES

The ADS8515 does have 3-state outputs for the parallel port, but intermediate latches should be used if the bus is to be active during conversions. If the bus is not active during conversion, the 3-state outputs can be used to isolate the $A / D$ converter from other peripherals on the same bus. The 3 -state outputs can also be used when the $A / D$ converter is the only peripheral on the data bus.
Intermediate latches are beneficial on any monolithic A/D converter. The ADS8515 has an internal LSB size of $38 \mu \mathrm{~V}$. Transients from fast switching signals on the parallel port, even when the A/D converter is 3 -stated, can be coupled through the substrate to the analog circuitry causing degradation of converter performance.

## REVISION HISTORY

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision C (August 2010) to Revision D Page

- Deleted row from Absolute Maximum Ratings regarding $\mathrm{V}_{\text {DIG }}$ to $\mathrm{V}_{\text {ANA }}$................................................................................. 2
- Deleted text regarding $\mathrm{V}_{\text {ANA }}$ from the pin 28 description in the Pin Description table ...................................................... 5
- Changed text in first and second sentences of the Power section .............................................................................. 15

Changes from Revision B (June 2010) to Revision C Page

- Updated document format to current standards ........................................................................................................ 1
- Added text to end of Power section ............................................................................................................................. 15

InSTRUMENTS

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS8515IBDB | ACTIVE | SSOP | DB | 28 | 50 | RoHS \& Green | Call TI | Level-2-260C-1 YEAR | -40 to 85 | ADS8515I | Samples |
| ADS8515IBDBR | ACTIVE | SSOP | DB | 28 | 2000 | RoHS \& Green | Call TI | Level-2-260C-1 YEAR | -40 to 85 | ADS8515I <br> B | Samples |
| ADS8515IDB | ACTIVE | SSOP | DB | 28 | 50 | RoHS \& Green | Call TI | Level-2-260C-1 YEAR | -40 to 85 | ADS85151 | Samples |
| ADS8515IDBR | ACTIVE | SSOP | DB | 28 | 2000 | RoHS \& Green | Call TI | Level-2-260C-1 YEAR | -40 to 85 | ADS8515I | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption
Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the $<=1000$ ppm threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a " $\sim$ " will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

TeXAS

TAPE AND REEL INFORMATION


| Device | Package Type | Package Drawing | Pins | SPQ | Reel Diameter $(\mathrm{mm})$ | Reel <br> Width <br> W1 (mm) | $\begin{gathered} \mathrm{AO} \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \mathrm{BO} \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \text { K0 } \\ (\mathrm{mm}) \end{gathered}$ | $\begin{gathered} \text { P1 } \\ (\mathrm{mm}) \end{gathered}$ | $\begin{gathered} \mathrm{W} \\ (\mathrm{~mm}) \end{gathered}$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS8515IBDBR | SSOP | DB | 28 | 2000 | 330.0 | 16.4 | 8.1 | 10.4 | 2.5 | 12.0 | 16.0 | Q1 |
| ADS8515IDBR | SSOP | DB | 28 | 2000 | 330.0 | 16.4 | 8.1 | 10.4 | 2.5 | 12.0 | 16.0 | Q1 |

PACKAGE MATERIALS INFORMATION

*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS8515IBDBR | SSOP | DB | 28 | 2000 | 350.0 | 350.0 | 43.0 |
| ADS8515IDBR | SSOP | DB | 28 | 2000 | 350.0 | 350.0 | 43.0 |

## TUBE



B - Alignment groove width
*All dimensions are nominal

| Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T ( $\boldsymbol{\mu m}$ ) | B ( $\mathbf{m m}$ ) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS8515IBDB | DB | SSOP | 28 | 50 | 530 | 10.5 | 4000 | 4.1 |
| ADS8515IDB | DB | SSOP | 28 | 50 | 530 | 10.5 | 4000 | 4.1 |



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-150.


NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


SOLDER PASTE EXAMPLE BASED ON 0.125 mm THICK STENCIL

SCALE: 10X

NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other Tl intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.
TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2022, Texas Instruments Incorporated

