

## CDx4HCT02 Quadruple 2-Input Positive-NOR Gates

## 1 Features

- LSTTL input logic compatible
  - $V_{IL(max)} = 0.8 \text{ V}, V_{IH(min)} = 2 \text{ V}$
- CMOS input logic compatible
  - I<sub>I</sub> ≤ 1 μA at V<sub>OL</sub>, V<sub>OH</sub>
- Buffered inputs
- 4.5 V to 5.5 V operation
- Wide operating temperature range: -55°C to +125°C
- Supports fanout up to 10 LSTTL loads
- Significant power reduction compared to LSTTL logic ICs

## 2 Applications

- Alarm / tamper detect circuit
- S-R latch

## 3 Description

This device contains four independent 2-input NOR gates. Each gate performs the Boolean function  $Y = \overline{A + B}$  in positive logic.

#### **Device Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)    |
|-------------|------------------------|--------------------|
| CD74HC02M   | SOIC (14)              | 8.65 mm × 3.90 mm  |
| CD74HC02E   | PDIP (14)              | 19.30 mm × 6.40 mm |
| CD54HC02F   | CDIP (14)              | 19.94 mm × 7.62 mm |

For all available packages, see the orderable addendum at the end of the data sheet.



**Device functional pinout** 



## **Table of Contents**

| 1 Features                           | 1              | 8.4 TTL-Compatible CMOS Inputs                        | 8    |
|--------------------------------------|----------------|-------------------------------------------------------|------|
| 2 Applications                       | 1              | 8.5 Clamp Diode Structure                             | 8    |
| 3 Description                        | 1              | 8.6 Device Functional Modes                           | 9    |
| 4 Revision History                   | 2              | 9 Application and Implementation                      | 10   |
| 5 Pin Configuration and Functions    | 3              | 9.1 Application Information                           | . 10 |
| Pin Functions                        |                | 9.2 Typical Application                               |      |
| 6 Specifications                     |                | 10 Power Supply Recommendations                       |      |
| 6.1 Absolute Maximum Ratings         | 4              | 11 Layout                                             | 13   |
| 6.2 ESD Ratings                      | 4              | 11.1 Layout Guidelines                                | . 13 |
| 6.3 Recommended Operating Conditions | 4              | 11.2 Layout Example                                   | . 13 |
| 6.4 Thermal Information              | 4              | 12 Device and Documentation Support                   | 14   |
| 6.5 Electrical Characteristics       | <mark>5</mark> | 12.1 Documentation Support                            | 14   |
| 6.6 Switching Characteristics        | 5              | 12.2 Receiving Notification of Documentation Updates. | 14   |
| 6.7 Operating Characteristics        | <mark>5</mark> | 12.3 Support Resources                                | 14   |
| 6.8 Typical Characteristics          | 6              | 12.4 Trademarks                                       | 14   |
| 7 Parameter Measurement Information  | 7              | 12.5 Electrostatic Discharge Caution                  | 14   |
| 8 Detailed Description               | 8              | 12.6 Glossary                                         | 14   |
| 8.1 Overview                         |                | 13 Mechanical, Packaging, and Orderable               |      |
| 8.2 Functional Block Diagram         |                | Information                                           | 15   |
| 8.3 Balanced CMOS Push-Pull Outputs  | 8              |                                                       |      |

## **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE          | REVISION | NOTES                                                   |
|---------------|----------|---------------------------------------------------------|
| December 2020 | *        | Initial Release - Device split from SCHS125 data sheet. |

## **5 Pin Configuration and Functions**



Figure 5-1. D, N, or J Package 14-Pin SOIC, PDIP, or CDIP Top View

## **Pin Functions**

| PIN        NAME      NO.        1Y      1        1A      2        1B      3        2Y      4 |     | 1/0    | DESCRIPTION         |
|----------------------------------------------------------------------------------------------|-----|--------|---------------------|
| NAME                                                                                         | NO. | - I/O  | DESCRIPTION         |
| 1Y                                                                                           | 1   | Output | Channel 1, Output Y |
| 1A                                                                                           | 2   | Input  | Channel 1, Input A  |
| 1B                                                                                           | 3   | Input  | Channel 1, Input B  |
| 2Y                                                                                           | 4   | Output | Channel 2, Output Y |
| 2A                                                                                           | 5   | Input  | Channel 2, Input A  |
| 2B                                                                                           | 6   | Input  | Channel 2, Input B  |
| GND                                                                                          | 7   | _      | Ground              |
| 3A                                                                                           | 8   | Input  | Channel 3, Input A  |
| 3B                                                                                           | 9   | Input  | Channel 3, Input B  |
| 3Y                                                                                           | 10  | Output | Channel 3, Output Y |
| 4A                                                                                           | 11  | Input  | Channel 4, Input A  |
| 4B                                                                                           | 12  | Input  | Channel 4, Input B  |
| 4Y                                                                                           | 13  | Output | Channel 4, Output Y |
| V <sub>CC</sub>                                                                              | 14  | _      | Positive Supply     |



## **6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                   |                                                         | MIN  | MAX | UNIT |
|------------------|---------------------------------------------------|---------------------------------------------------------|------|-----|------|
| V <sub>CC</sub>  | Supply voltage                                    |                                                         | -0.5 | 7   | V    |
| I <sub>IK</sub>  | Input clamp current <sup>(2)</sup>                | $V_1 < -0.5 \text{ V or } V_1 > V_{CC} + 0.5 \text{ V}$ |      | ±20 | mA   |
| I <sub>OK</sub>  | Output clamp current <sup>(2)</sup>               | $V_O < -0.5 \text{ V or } V_O > V_{CC} + 0.5 \text{ V}$ |      | ±20 | mA   |
| Io               | Continuous output current                         | $V_O > -0.5 \text{ V or } V_O < V_{CC} + 0.5 \text{ V}$ |      | ±25 | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND | ·                                                       |      | ±50 | mA   |
| _                | Junction temperature <sup>(3)</sup>               | Plastic package                                         |      | 150 | °C   |
| l <sub>J</sub>   | Junction temperature (*)                          | Hermetic package or die                                 |      | 175 | °C   |
|                  | Maximum lead temperature (soldering 10s)          | SOIC - lead tips only                                   |      | 300 | °C   |
| T <sub>stg</sub> | Storage temperature                               |                                                         | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
- (3) Guaranteed by design.

## 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001 <sup>(1)</sup>          | ±2000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±250  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                 |                                |                                  | MIN         | NOM I | /IAX     | UNIT |
|-----------------|--------------------------------|----------------------------------|-------------|-------|----------|------|
| V <sub>CC</sub> | Supply voltage                 |                                  | 4.5         |       | 5.5      | V    |
| V <sub>IH</sub> | High-level input voltage       | / <sub>CC</sub> = 4.5 V to 5.5 V | 2           |       |          | V    |
| V <sub>IL</sub> | Low-level input voltage V      | / <sub>CC</sub> = 4.5 V to 5.5 V |             |       | 0.8      | V    |
| VI              | Input voltage                  |                                  | 0           |       | $V_{CC}$ | V    |
| Vo              | Output voltage                 |                                  | 0           |       | $V_{CC}$ | V    |
|                 | Input transition time          | / <sub>CC</sub> = 4.5 V          |             |       | 500      | ns   |
| t <sub>t</sub>  | V                              | / <sub>CC</sub> = 5.5 V          |             |       | 400      | 115  |
| T <sub>A</sub>  | Operating free-air temperature |                                  | <b>–</b> 55 |       | 125      | °C   |

#### 6.4 Thermal Information

|                                                         |  | CD74     | HCT02    |      |
|---------------------------------------------------------|--|----------|----------|------|
| THERMAL METRIC <sup>(1)</sup>                           |  | N (PDIP) | D (SOIC) | UNIT |
|                                                         |  | 14 PINS  | 14 PINS  |      |
| R <sub>θJA</sub> Junction-to-ambient thermal resistance |  | 63.5     | 99.7     | °C/W |

Instruments www.ti.com

|                       |                                              | CD74     |          |      |
|-----------------------|----------------------------------------------|----------|----------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | N (PDIP) | D (SOIC) | UNIT |
|                       |                                              | 14 PINS  | 14 PINS  |      |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 51.3     | 56.3     | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 43.3     | 55.5     | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 31.0     | 18.3     | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 43.0     | 55.1     | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A      | N/A      | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### **6.5 Electrical Characteristics**

over operating free-air temperature range; typical values measured at  $T_A$  = 25°C (unless otherwise noted).

|                            |                                                            |                                                        |                            |                      |                      |     | Opera | ting free | air tem | peratui | e (T <sub>A</sub> ) | ,        |     |      |
|----------------------------|------------------------------------------------------------|--------------------------------------------------------|----------------------------|----------------------|----------------------|-----|-------|-----------|---------|---------|---------------------|----------|-----|------|
| P                          | PARAMETER                                                  | TEST CO                                                | NDITIONS                   | Vcc                  | V <sub>CC</sub> 25°C |     |       | –40°      | C to 85 | °C      | -55°                | C to 125 | 5°C | UNIT |
|                            |                                                            |                                                        |                            |                      | MIN                  | TYP | MAX   | MIN       | TYP     | MAX     | MIN                 | TYP      | MAX |      |
| V <sub>OH</sub> High-level | V <sub>I</sub> = V <sub>IH</sub> or                        | I <sub>OH</sub> = -20<br>μΑ                            | 4.5 V                      | 4.4                  |                      |     | 4.4   |           |         | 4.4     |                     |          | V   |      |
| ∨он                        | output voltage                                             | V <sub>IL</sub>                                        | I <sub>OH</sub> = -4<br>mA | 4.5 V                | 3.98                 |     |       | 3.84      |         |         | 3.7                 |          |     | V    |
| V <sub>OL</sub>            | V <sub>OL</sub> Low-level output voltage                   | V <sub>I</sub> = V <sub>IH</sub> or<br>V <sub>IL</sub> | I <sub>OL</sub> = 20<br>μΑ | 4.5 V                |                      |     | 0.1   |           |         | 0.1     |                     |          | 0.1 | V    |
|                            | Voltage                                                    | V   L                                                  | I <sub>OL</sub> = 4 mA     | 4.5 V                |                      |     | 0.26  |           |         | 0.33    |                     |          | 0.4 |      |
| II                         | Input leakage current                                      | V <sub>I</sub> = V <sub>CC</sub><br>and GND            | I <sub>O</sub> = 0         | 5.5 V                |                      |     | ±0.1  |           |         | ±1      |                     |          | ±1  | μА   |
| I <sub>CC</sub>            | Supply current                                             | V <sub>I</sub> = V <sub>CC</sub> or<br>GND             | I <sub>O</sub> = 0         | 5.5 V                |                      |     | 2     |           |         | 20      |                     |          | 40  | μΑ   |
| ΔI <sub>CC</sub> (1)       | Additional<br>Quiescent<br>Device Current<br>Per Input Pin | V <sub>I</sub> = V <sub>CC</sub> – 2.1                 |                            | 4.5 V<br>to 5.5<br>V |                      | 100 | 360   |           |         | 450     |                     |          | 490 | μА   |
| Ci                         | Input capacitance                                          |                                                        |                            |                      |                      |     | 10    |           |         | 10      |                     |          | 10  | pF   |

<sup>(1)</sup> For dual-supply systems theoretical worst case ( $V_1$  = 2.4 V,  $V_{CC}$  = 5.5 V) specification is 1.8 mA.

## 6.6 Switching Characteristics

over operating free-air temperature range; typical values measured at TA = 25°C (unless otherwise noted).

|                 |                   |        |    | TEST                   |                 | Operatir    | ng free-air tempera | ture (T <sub>A</sub> ) |      |
|-----------------|-------------------|--------|----|------------------------|-----------------|-------------|---------------------|------------------------|------|
|                 | PARAMETER         | FROM   | то | CONDITIO               | V <sub>CC</sub> | 25°C        | -40°C to 85°C       | -55°C to 125°C         | 2 ns |
|                 |                   |        |    | NS                     |                 | MIN TYP MAX | MIN TYP MAX         | MIN TYP MAX            |      |
|                 | Propagation delay | A or B | Υ  | C <sub>L</sub> = 50 pF | 4.5 V           | 21          | 26                  | 32                     |      |
| t <sub>pd</sub> | Fropagation delay | A or B | Υ  | C <sub>L</sub> = 15 pF | 5 V             | 8           |                     |                        | 115  |
| t <sub>t</sub>  | Transition-time   |        | Υ  | C <sub>L</sub> = 50 pF | 4.5 V           | 15          | 19                  | 22                     | ns   |

## **6.7 Operating Characteristics**

over operating free-air temperature range: typical values measured at T<sub>A</sub> = 25°C (unless otherwise noted)

| over operating nee-a                       | i temperatare  | range, typical values incasale | d dt 14 – 20      | O (driicos otrici | wise noted). |     |      |
|--------------------------------------------|----------------|--------------------------------|-------------------|-------------------|--------------|-----|------|
| PARAMETER                                  |                | TEST CONDITIONS                | V <sub>cc</sub>   | MIN               | TYP          | MAX | UNIT |
| C <sub>pd</sub> Power dissipation per gate | on capacitance | No load                        | 4.5 V to 5.5<br>V |                   | 26           |     | pF   |



## **6.8 Typical Characteristics**

 $T_A = 25^{\circ}C$ 



Figure 6-1. Typical output voltage in the high state  $(V_{OH})$ 



Figure 6-2. Typical output voltage in the low state  $(V_{OL})$ 



#### 7 Parameter Measurement Information

Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O$  = 50  $\Omega$ ,  $t_t$  < 6 ns.

For clock inputs,  $f_{\text{max}}$  is measured when the input duty cycle is 50%.

The outputs are measured one at a time with one input transition per measurement.



(1) C<sub>L</sub> includes probe and test-fixture capacitance.

Figure 7-1. Load Circuit for Push-Pull Outputs



(1) The greater between  $t_{\text{PLH}}$  and  $t_{\text{PHL}}$  is the same as  $t_{\text{pd}}$ .

Figure 7-2. Voltage Waveforms Propagation Delays



(1) The greater between t<sub>r</sub> and t<sub>f</sub> is the same as t<sub>t</sub>.

Figure 7-3. Voltage Waveforms, Input and Output Transition Times



## **8 Detailed Description**

#### 8.1 Overview

This device contains four independent 2-input NOR gates. Each gate performs the Boolean function  $Y = \overline{A + B}$  in positive logic.

### 8.2 Functional Block Diagram



Figure 8-1. Logic Diagram (Positive Logic) for the CD74HCT02

### 8.3 Balanced CMOS Push-Pull Outputs

This device includes balanced CMOS push-pull outputs. The term "balanced" indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times.

Unused push-pull CMOS outputs should be left disconnected.

## 8.4 TTL-Compatible CMOS Inputs

This device includes TTL-compatible CMOS inputs. These inputs are specifically designed to interface with TTL logic devices by having a reduced input voltage threshold.

TTL-compatible CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings*, and the maximum input leakage current, given in the *Electrical Characteristics*, using Ohm's law ( $R = V \div I$ ).

TTL-compatible CMOS inputs require that input signals transition between valid logic states quickly, as defined by the input transition time or rate in the *Recommended Operating Conditions* table. Failing to meet this specification will result in excessive power consumption and could cause oscillations. More details can be found in Implications of Slow or Floating CMOS Inputs.

Do not leave TTL-compatible CMOS inputs floating at any time during operation. Unused inputs must be terminated at  $V_{CC}$  or GND. If a system will not be actively driving an input at all times, a pull-up or pull-down resistor can be added to provide a valid input voltage during these times. The resistor value will depend on multiple factors, however a  $10-k\Omega$  resistor is recommended and will typically meet all requirements.

#### 8.5 Clamp Diode Structure

The inputs and outputs to this device have both positive and negative clamping diodes as depicted in Electrical Placement of Clamping Diodes for Each Input and Output.

#### **CAUTION**

Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.





Figure 8-2. Electrical Placement of Clamping Diodes for Each Input and Output

## **8.6 Device Functional Modes**

**Table 8-1. Function Table** 

| INP | UTS | OUTPUT |  |  |  |
|-----|-----|--------|--|--|--|
| Α   | В   | Y      |  |  |  |
| L   | L   | Н      |  |  |  |
| Н   | X   | L      |  |  |  |
| Х   | Н   | L      |  |  |  |



## 9 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

In this application, the CD74HCT02 is used to create an active-low SR latch. The two additional gates can be used for a second active-low SR latch, individually used for their logic function, or the inputs can be grounded and both channels left unused. This device is used to drive the tamper indicator LED and provide one bit of data to the system controller. When the tamper switch outputs LOW, the output Q becomes HIGH. This output remains HIGH until the system controller addresses the event and sends a LOW signal to the R input which returns the Q output back to LOW.

### 9.2 Typical Application



Figure 9-1. Typical application diagram

#### 9.2.1 Design Requirements

#### 9.2.1.1 Power Considerations

Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the device's electrical characteristics as described in the *Electrical Characteristics*.

The positive voltage supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the CD74HCT02 plus the maximum static supply current,  $I_{CC}$ , listed in *Electrical Characteristics* and any transient current required for switching. The logic device can only source as much current as is provided by the positive supply source. Be sure not to exceed the maximum total current through  $V_{CC}$  listed in the *Absolute Maximum Ratings*.

The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the CD74HCT02 plus the maximum supply current, I<sub>CC</sub>, listed in *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current as can be sunk into its ground connection. Be sure not to exceed the maximum total current through GND listed in the *Absolute Maximum Ratings*.

The CD74HCT02 can drive a load with a total capacitance less than or equal to 50 pF while still meeting all of the datasheet specifications. Larger capacitive loads can be applied, however it is not recommended to exceed 50 pF.

The CD74HCT02 can drive a load with total resistance described by  $R_L \ge V_O$  /  $I_O$ , with the output voltage and current defined in the *Electrical Characteristics* table with  $V_{OH}$  and  $V_{OL}$ . When outputting in the high state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the  $V_{CC}$  pin.



Total power consumption can be calculated using the information provided in CMOS Power Consumption and Cpd Calculation.

Thermal increase can be calculated using the information provided in Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices.

#### **CAUTION**

The maximum junction temperature,  $T_{J(max)}$  listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device.

#### 9.2.1.2 Input Considerations

Input signals must cross  $V_{IL(max)}$  to be considered a logic LOW, and  $V_{IH(min)}$  to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*.

Unused inputs must be terminated to either  $V_{CC}$  or ground. These can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input is to be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The resistor size is limited by drive current of the controller, leakage current into the CD74HCT02, as specified in the *Electrical Characteristics*, and the desired input transition rate. A 10-k $\Omega$  resistor value is often used due to these factors.

The CD74HCT02 has CMOS inputs and thus requires fast input transitions to operate correctly, as defined in the *Recommended Operating Conditions* table. Slow input transitions can cause oscillations, additional power consumption, and reduction in device reliability.

Refer to the *Feature Description* section for additional information regarding the inputs for this device.

#### 9.2.1.3 Output Considerations

The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the  $V_{OH}$  specification in the *Electrical Characteristics*. The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the  $V_{OL}$  specification in the *Electrical Characteristics*.

Push-pull outputs that could be in opposite states, even for a very short time period, should never be connected directly together. This can cause excessive current and damage to the device.

Two channels within the same device with the same input signals can be connected in parallel for additional output drive strength.

Unused outputs can be left floating. Do not connect outputs directly to V<sub>CC</sub> or ground.

Refer to Feature Description section for additional information regarding the outputs for this device.

## 9.2.2 Detailed Design Procedure

- Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout* section.
- 2. Ensure the capacitive load at the output is ≤ 50 pF. This is not a hard limit, however it will ensure optimal performance. This can be accomplished by providing short, appropriately sized traces from the CD74HCT02 to the receiving device(s).
- 3. Ensure the resistive load at the output is larger than  $(V_{CC} / I_{O(max)}) \Omega$ . This will ensure that the maximum output current from the *Absolute Maximum Ratings* is not violated. Most CMOS inputs have a resistive load measured in megaohms; much larger than the minimum calculated above.
- 4. Thermal issues are rarely a concern for logic gates, however the power consumption and thermal increase can be calculated using the steps provided in the application report, CMOS Power Consumption and Cpd Calculation.



## 9.2.3 Application Curve



Figure 9-2. Application timing diagram

## 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended for this device. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in given example layout image.

### 11 Layout

### 11.1 Layout Guidelines

When using multiple-input and multiple-channel logic devices inputs must not ever be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or V<sub>CC</sub>, whichever makes more sense for the logic function or is more convenient.

#### 11.2 Layout Example



Figure 11-1. Example layout for the CD74HCT02.



## 12 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### **12.1 Documentation Support**

## 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the guick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

**TI Glossary** 

This glossary lists and explains terms, acronyms, and definitions.



## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 14-Oct-2022

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing |    | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5)        | Samples |
|------------------|------------|--------------|--------------------|----|----------------|---------------------|-------------------------------|--------------------|--------------|--------------------------------|---------|
| 5962-8975101CA   | ACTIVE     | CDIP         | J                  | 14 | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 5962-8975101CA<br>CD54HCT02F3A | Samples |
| CD54HCT02F       | ACTIVE     | CDIP         | J                  | 14 | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | CD54HCT02F                     | Samples |
| CD54HCT02F3A     | ACTIVE     | CDIP         | J                  | 14 | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 5962-8975101CA<br>CD54HCT02F3A | Samples |
| CD74HCT02E       | ACTIVE     | PDIP         | N                  | 14 | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -55 to 125   | CD74HCT02E                     | Samples |
| CD74HCT02M       | ACTIVE     | SOIC         | D                  | 14 | 50             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | HCT02M                         | Samples |
| CD74HCT02M96     | ACTIVE     | SOIC         | D                  | 14 | 2500           | RoHS & Green        | NIPDAU   SN                   | Level-1-260C-UNLIM | -55 to 125   | HCT02M                         | Samples |
| CD74HCT02MT      | ACTIVE     | SOIC         | D                  | 14 | 250            | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | HCT02M                         | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

## **PACKAGE OPTION ADDENDUM**

www.ti.com 14-Oct-2022

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD54HCT02, CD74HCT02:

Catalog : CD74HCT02

Military: CD54HCT02

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4040083-5/G





CERAMIC DUAL IN LINE PACKAGE



- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- His package is remitted by sealed with a ceramic its using glass mit.
  Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
  Falls within MIL-STD-1835 and GDIP1-T14.



CERAMIC DUAL IN LINE PACKAGE



## D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated