











LP38859

SNVS337F - JUNE 2006-REVISED SEPTEMBER 2015

# LP38859 3-A Fast-Response High-Accuracy LDO Linear Regulator With Soft Start

#### Features

- Input Voltage: 1.1 V to 5.5 V
- Wide V<sub>BIAS</sub> Supply Operating Range: 3 V to 5.5 V
- Standard V<sub>OUT</sub> Values: 0.8 V and 1.2 V
- Stable With 10-µF Ceramic Capacitors
- Dropout Voltage of 240 mV (typical) at 3-A Load Current
- Programmable Soft-Start Time
- Precision Output Voltage Across All Line and Load Conditions:
  - ±1%  $V_{OUT}$  for  $T_J = 25$ °C
  - ±2% V<sub>OUT</sub> for 0°C ≤ T<sub>J</sub> ≤ +125°C
  - $\pm 3\%$  V<sub>OUT</sub> for -40°C ≤ T<sub>J</sub> ≤  $\pm 125$ °C
- Overtemperature and Overcurrent Protection
- Operating Temperature Range: -40°C to +125°C

## **Applications**

- ASIC Power Supplies In:
  - Desktops, Notebooks, Graphics Cards, and
  - Gaming Set Top Boxes, Printers, and Copiers
- Server Core and I/O Supplies
- DSP and FPGA Power Supplies
- SMPS Post-Regulator

#### 3 Description

The LP38859 is a high-current, fast-response regulator which can maintain output voltage regulation with extremely low input to output voltage drop. Fabricated on a CMOS process, the device operates from two input voltages: V<sub>BIAS</sub> provides voltage to drive the gate of the N-MOS power transistor, while  $V_{\rm IN}$  is the input voltage which supplies power to the load. The use of an external bias rail allows the part to operate from ultra-low VIN voltages. Unlike bipolar regulators, the CMOS architecture consumes extremely low quiescent current at any output load current. The use of an N-MOS power transistor results in wide bandwidth, yet minimum external capacitance is required to maintain loop stability.

The fast transient response of this device makes it suitable for use in powering DSP microcontroller core voltages and switch-mode power-supply regulators. The LP38859 is available in 5-pin TO-220 and DDPAK/TO-263 packages.

#### Device Information<sup>(1)</sup>

| PART<br>NUMBER | PACKAGE          | BODY SIZE (NOM)      |  |  |  |  |  |  |  |
|----------------|------------------|----------------------|--|--|--|--|--|--|--|
| I D20050       | DDPAK/TO-263 (5) | 10.16 mm × 8.42 mm   |  |  |  |  |  |  |  |
| LP38859        | TO-220 (5)       | 14.986 mm × 10.16 mm |  |  |  |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## **Typical Application Circuit**





| Table of C | Contents |
|------------|----------|
|------------|----------|

| 1 | Features 1                           | 7.3 Feature Description                             | 10 |
|---|--------------------------------------|-----------------------------------------------------|----|
| 2 | Applications 1                       | 7.4 Device Functional Modes                         | 12 |
| 3 | Description 1                        | 8 Application and Implementation                    | 13 |
| 4 | Revision History2                    | 8.1 Application Information                         | 13 |
| 5 | Pin Configuration and Functions      | 8.2 Typical Application                             | 13 |
| 6 | Specifications4                      | 9 Power Supply Recommendations                      |    |
| U | 6.1 Absolute Maximum Ratings         | 10 Layout                                           | 17 |
|   | 6.2 ESD Ratings                      | 10.1 Layout Guidelines                              | 17 |
|   | 6.3 Recommended Operating Conditions | 10.2 Layout Example                                 | 17 |
|   | 6.4 Thermal Information              | 11 Device and Documentation Support                 | 18 |
|   | 6.5 Electrical Characteristics       | 11.1 Community Resources                            | 18 |
|   | 6.6 Typical Characteristics          | 11.2 Trademarks                                     | 18 |
| 7 | Detailed Description                 | 11.3 Electrostatic Discharge Caution                | 18 |
| • | 7.1 Overview                         | 11.4 Glossary                                       | 18 |
|   | 7.2 Functional Block Diagram         | 12 Mechanical, Packaging, and Orderable Information | 18 |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Revision E (April 2013) to Revision F

**Page** 

## Changes from Revision D (April 2013) to Revision E

Page



# 5 Pin Configuration and Functions



**Pin Functions** 

| PIN  |        | 1/0 | DESCRIPTION                                                                                                                                                                                            |
|------|--------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NUMBER | I/O | DESCRIPTION                                                                                                                                                                                            |
| BIAS | 5      | I   | The supply for the internal control and reference circuitry.                                                                                                                                           |
| GND  | 3      | _   | Ground                                                                                                                                                                                                 |
| IN   | 2      | I   | The unregulated voltage input pin.                                                                                                                                                                     |
| OUT  | 4      | 0   | The regulated output voltage pin.                                                                                                                                                                      |
| SS   | 1      | I   | Soft-start capacitor connection. Used to slow the rise time of V <sub>OUT</sub> at turnon.                                                                                                             |
| TAB  | TAB    | _   | The TAB is a thermal connection that is physically attached to the backside of the die, and used as a thermal heat-sink connection. See the <i>Application and Implementation</i> section for details. |



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)(2)

|                                               | MIN      | MAX                | UNIT |
|-----------------------------------------------|----------|--------------------|------|
| V <sub>IN</sub> supply voltage (survival)     | -0.3     | 6                  | V    |
| V <sub>BIAS</sub> supply voltage (survival)   | -0.3     | 6                  | V    |
| V <sub>SS</sub> soft-start voltage (survival) | -0.3     | 6                  | V    |
| V <sub>OUT</sub> voltage (survival)           | -0.3     | 6                  | V    |
| I <sub>OUT</sub> current (survival)           | Internal | ly limited         |      |
| Power dissipation <sup>(3)</sup>              | Internal | Internally limited |      |
| Junction temperature                          | 40       | 150                | °C   |
| Storage temperature, T <sub>stg</sub>         | -65      | 150                | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) If Military/Aerospace specified devices are required, contact the TI Sales Office/ Distributors for availability and specifications.

## 6.2 ESD Ratings

|                    |                         |                                                        | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                     | MIN                  | NOM MAX    | UNIT |
|-------------------------------------|----------------------|------------|------|
| V <sub>IN</sub> supply voltage      | $(V_{OUT} + V_{DO})$ | $V_{BIAS}$ | V    |
| V <sub>BIAS</sub> supply voltage    | 3                    | 5.5        | V    |
| lout                                | 0                    | 3          | Α    |
| Junction temperature <sup>(1)</sup> | -40                  | 125        | °C   |

<sup>(1)</sup> Device power dissipation must be de-rated based on device power dissipation (P<sub>D</sub>), ambient temperature (T<sub>A</sub>), and package junction to ambient thermal resistance (R<sub>θJA</sub>). Additional heat-sinking may be required to ensure that the device junction temperature (T<sub>J</sub>) does not exceed the maximum operating rating. See the *Application and Implementation* section for details.

#### 6.4 Thermal Information

|                        |                                              | LP38              |                     |      |
|------------------------|----------------------------------------------|-------------------|---------------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | KTT (DDPAK/TO-263 | NDH (TO-220)        | UNIT |
|                        |                                              | 5 PINS            | 5 PINS              |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 43.2              | 70.7 <sup>(2)</sup> | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 43.5              | 43.0                | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 23.1              | n/a <sup>(2)</sup>  | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 11.6              | 23.6 <sup>(2)</sup> | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 22.0              | 52.2 <sup>(2)</sup> | °C/W |
| $R_{\theta JC(bot)}$   | Junction-to-case (bottom) thermal resistance | 1.1               | 1.3                 | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

<sup>(3)</sup> Device power dissipation must be de-rated based on device power dissipation (P<sub>D</sub>), ambient temperature (T<sub>A</sub>), and package junction to ambient thermal resistance (R<sub>θ,JA</sub>). Additional heat-sinking may be required to ensure that the device junction temperature (T<sub>J</sub>) does not exceed the maximum operating rating. See the *Application and Implementation* section for details.

<sup>(2)</sup> The NDH (TO-220) package is vertically mounted in center of JEDEC High-K test board (JESD 51-7) with no additional heat sink. This is a through-hole package; this is NOT a surface mount package.



#### 6.5 Electrical Characteristics

Unless otherwise specified:  $V_{IN} = V_{OUT(NOM)} + 1$  V,  $V_{BIAS} = 3$  V,  $I_{OUT} = 10$  mA,  $I_{OUT} = 10$  mA,  $I_{OUT} = 10$  µF,  $I_{OUT} =$ 

|                                  | PARAMETER                                         | TEST CONDITIONS                                                                                                                                                  | MIN  | TYP  | MAX  | UNIT |  |  |
|----------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|--|--|
|                                  |                                                   | $V_{OUT(NOM)} + 1 \text{ V} \le V_{IN} \le V_{BIAS}$<br>3 V \le V_{BIAS} \le 5.5 V<br>10 mA \le I_{OUT} \le 3 A, T_J = 25°C                                      | -1%  |      | 1%   |      |  |  |
| V <sub>OUT</sub>                 | V <sub>OUT</sub> accuracy                         | $V_{OUT(NOM)} + 1 V \le V_{IN} \le V_{BIAS}$<br>3 V \le V_{BIAS} \le 5.5 V<br>10 mA \le I_{OUT} \le 3 A                                                          | -3%  |      | 3%   |      |  |  |
|                                  |                                                   | $V_{OUT(NOM)} + 1 \text{ V} \le V_{IN} \le V_{BIAS}$<br>3 V $\le V_{BIAS} \le 5.5 \text{ V}$<br>10 mA $\le I_{OUT} \le 3 \text{ A}$<br>0°C $\le T_J \le +125$ °C | -2%  |      | 2%   |      |  |  |
| $\Delta V_{OUT}/\Delta V_{IN}$   | Line regulation, V <sub>IN</sub> <sup>(1)</sup>   | $V_{OUT(NOM)} + 1 V \le V_{IN} \le V_{BIAS}$                                                                                                                     |      | 0.04 |      | %/V  |  |  |
| $\Delta V_{OUT}/\Delta V_{BIAS}$ | Line regulation, V <sub>BIAS</sub> <sup>(1)</sup> | 3 V ≤ V <sub>BIAS</sub> ≤ 5.5 V                                                                                                                                  |      | 0.10 |      | %/V  |  |  |
| $\Delta V_{OUT}/\Delta I_{OUT}$  | Output voltage load regulation (2)                | 10 mA ≤ I <sub>OUT</sub> ≤ 3 A                                                                                                                                   |      | 0.2  |      | %/A  |  |  |
| V                                | Dropout voltage (3)                               | I <sub>OUT</sub> = 3 A, T <sub>J</sub> = 25°C                                                                                                                    |      | 240  | 300  | \/   |  |  |
| $V_{DO}$                         | Dropout voltage (%)                               | I <sub>OUT</sub> = 3 A                                                                                                                                           |      |      | 450  | mV   |  |  |
| I <sub>GND(IN)</sub>             |                                                   | LP38859-0.8<br>10 mA ≤ I <sub>OUT</sub> ≤ 3 A, T <sub>J</sub> = 25°C                                                                                             |      | 7    | 8.5  |      |  |  |
|                                  | Quiescent current drawn from                      | LP38859-0.8<br>10 mA ≤ I <sub>OUT</sub> ≤ 3 A                                                                                                                    |      |      | 9    | mA   |  |  |
|                                  | V <sub>IN</sub> supply                            | LP38859-1.2<br>10 mA $\leq$ I <sub>OUT</sub> $\leq$ 3 A, T <sub>J</sub> = 25°C                                                                                   |      | 11   | 12   |      |  |  |
|                                  |                                                   | LP38859-1.2<br>10 mA ≤ I <sub>OUT</sub> ≤ 3 A                                                                                                                    |      |      | 15   |      |  |  |
| •                                | Quiescent current drawn from                      | 10 mA ≤ I <sub>OUT</sub> ≤ 3 A, T <sub>J</sub> = 25°C                                                                                                            |      | 3    | 3.8  | Λ    |  |  |
| GND(BIAS)                        | V <sub>BIAS</sub> supply                          | 10 mA ≤ I <sub>OUT</sub> ≤ 3 A                                                                                                                                   |      |      | 4.5  | mA   |  |  |
| UVLO                             | Undervoltage lockout threshold                    | $V_{BIAS}$ rising until device is functional $T_{J} = 25^{\circ}C$                                                                                               | 2.2  | 2.45 | 2.7  | V    |  |  |
|                                  |                                                   | V <sub>BIAS</sub> rising until device is functional                                                                                                              | 2    |      | 2.9  |      |  |  |
| UVLO <sub>(HYS)</sub>            | Undervoltage lockout hysteresis                   | $V_{BIAS}$ falling from UVLO threshold until device is non-functional $T_J = 25^{\circ}\text{C}$                                                                 | 60   | 150  | 300  | mV   |  |  |
| (***2)                           |                                                   | V <sub>BIAS</sub> falling from UVLO threshold until device is non-functional                                                                                     |      |      | 350  |      |  |  |
| Isc                              | Output short-circuit current                      | $V_{IN} = V_{OUT(NOM)} + 1 V$ $V_{BIAS} = 3 V, V_{OUT} = 0 V$                                                                                                    |      | 6.2  |      | Α    |  |  |
| SOFT-START                       |                                                   | DINO 1 7 OUT 1                                                                                                                                                   |      |      |      |      |  |  |
|                                  |                                                   | LP38859-0.8                                                                                                                                                      | 11   | 13.5 | 16   |      |  |  |
| ·ss                              | Soft-start internal resistance                    | LP38859-1.2                                                                                                                                                      | 13.5 | 16   | 18.5 | kΩ   |  |  |
|                                  | Soft-start time                                   | LP38859-0.8, C <sub>SS</sub> = 10 nF                                                                                                                             |      | 675  |      |      |  |  |
| t <sub>SS</sub>                  | $t_{SS} = C_{SS} \times r_{SS} \times 5$          | LP38859-1.2, C <sub>SS</sub> = 10 nF                                                                                                                             |      | 800  |      | μs   |  |  |

<sup>(1)</sup> Output voltage line regulation is defined as the change in output voltage from nominal value resulting from a change in input voltage.

<sup>(2)</sup> Output voltage load regulation is defined as the change in output voltage from nominal value as the load current increases from no load to full load.

<sup>(3)</sup> Dropout voltage is defined the as input to output voltage differential (V<sub>IN</sub> - V<sub>OUT</sub>) where the input voltage is low enough to cause the output voltage to drop no more than 2% from the nominal value.



## **Electrical Characteristics (continued)**

Unless otherwise specified:  $V_{IN} = V_{OUT(NOM)} + 1 \text{ V}$ ,  $V_{BIAS} = 3 \text{ V}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $C_{IN} = C_{OUT} = 10 \text{ }\mu\text{F}$ ,  $C_{BIAS} = 1 \text{ }\mu\text{F}$ ,  $C_{SS} = \text{open}$ . Typical limits apply for  $T_J = 25^{\circ}\text{C}$ ; minimum and maximum limits apply over the junction temperature  $(T_J)$  range of -40°C to +125°C, unless otherwise specified. Minimum and maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}\text{C}$ , and are provided for reference purposes only.

|                              | PARAMETER                                      | TEST CONDITIONS                                                                                | MIN | TYP | MAX | UNIT               |  |
|------------------------------|------------------------------------------------|------------------------------------------------------------------------------------------------|-----|-----|-----|--------------------|--|
| AC PARAMI                    | ETERS                                          |                                                                                                |     |     |     |                    |  |
| PSRR<br>(V <sub>IN</sub> )   | Ripple rejection for V <sub>IN</sub> input     | $V_{IN} = V_{OUT(NOM)} + 1 \text{ V}$ Ripple rejection for $V_{IN}$ input $f = 120 \text{ Hz}$ |     | 80  |     |                    |  |
|                              | voltage                                        | $V_{IN} = V_{OUT(NOM)} + 1 V$<br>f = 1  kHz                                                    | 65  |     |     | dB                 |  |
| PSRR<br>(V <sub>BIAS</sub> ) | Dinale rejection for \/ voltage                | V <sub>BIAS</sub> = V <sub>OUT(NOM)</sub> + 3 V<br>f = 120 Hz                                  |     | 58  |     |                    |  |
|                              | Ripple rejection for V <sub>BIAS</sub> voltage | $V_{BIAS} = V_{OUT(NOM)} + 3 V$<br>f = 1  kHz                                                  |     | 58  | 58  |                    |  |
|                              | Output noise density                           | f = 120 Hz                                                                                     |     | 1   |     | μV/√ <del>Hz</del> |  |
| Α.                           |                                                | BW = 10 Hz - 100 kHz, V <sub>OUT</sub> = 1.8 V                                                 |     | 150 |     |                    |  |
| e <sub>n</sub>               | Output noise voltage                           | BW = 300 Hz - 300 kHz, V <sub>OUT</sub> = 1.8 V                                                | 90  |     |     | μV <sub>RMS</sub>  |  |
| THERMAL F                    | PARAMETERS                                     |                                                                                                |     |     |     |                    |  |
| T <sub>SD</sub>              | Thermal shutdown junction temperature          |                                                                                                |     | 160 |     | °C                 |  |
| T <sub>SD(HYS)</sub>         | Thermal shutdown hysteresis                    |                                                                                                |     | 10  |     | °C                 |  |

Submit Documentation Feedback

Copyright © 2006–2015, Texas Instruments Incorporated



## 6.6 Typical Characteristics

Unless otherwise specified:  $T_J = 25$ °C,  $V_{IN} = V_{OUT(NOM)} + 1$  V,  $V_{BIAS} = 3$  V,  $I_{OUT} = 10$  mA,  $C_{IN} = C_{OUT} = 10$ - $\mu$ F ceramic,  $C_{BIAS} = 1$ - $\mu$ F ceramic,  $C_{SS} = 0$  open.



Copyright © 2006–2015, Texas Instruments Incorporated

Figure 5. Dropout Voltage (V<sub>DO</sub>) vs Temperature

Submit Documentation Feedback

Figure 6. Output Current Limit (I<sub>SC</sub>) vs Temperature

# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**

Unless otherwise specified:  $T_J = 25$ °C,  $V_{IN} = V_{OUT(NOM)} + 1$  V,  $V_{BIAS} = 3$  V,  $I_{OUT} = 10$  mA,  $C_{IN} = C_{OUT} = 10$ - $\mu$ F ceramic,  $C_{BIAS} = 1$ - $\mu$ F ceramic,  $C_{SS} = 0$  open.



Figure 7.  $V_{OUT}$  vs Temperature



Figure 8. UVLO Thresholds vs Temperature



Figure 9. Soft-Start Resistor (R<sub>SS</sub>) vs Temperature



Figure 10. Soft-Start R<sub>SS</sub> Variation vs Temperature



Figure 11. V<sub>OUT</sub> vs C<sub>SS</sub>



Figure 12. V<sub>IN</sub> Line Transient Response



## **Typical Characteristics (continued)**

Unless otherwise specified:  $T_J = 25$ °C,  $V_{IN} = V_{OUT(NOM)} + 1$  V,  $V_{BIAS} = 3$  V,  $I_{OUT} = 10$  mA,  $C_{IN} = C_{OUT} = 10$ - $\mu$ F ceramic,  $C_{BIAS} = 1$ - $\mu$ F ceramic,  $C_{SS} = 0$  open.



Copyright © 2006–2015, Texas Instruments Incorporated

Submit Documentation Feedback



## 7 Detailed Description

#### 7.1 Overview

The LP38559 is a fast-response, high-current, low-dropout regulator, available in output voltages are 0.8 V and 1.2 V. This part is capable of delivering 3-A continuous load current. Standard regulator features, such as overcurrent and over temperature protection, are also included. The LP38559 contains several features:

- Low dropout voltage, typical 240 mV at 3-A load.
- The bias voltage(V<sub>BIAS</sub>) provides voltage to drive the gate of the N-MOS power transistor.
- The input voltage(V<sub>IN</sub>) is the input voltage which supplies power to the load.
- Programmable soft-start time.

## 7.2 Functional Block Diagram



## 7.3 Feature Description

#### 7.3.1 Input Voltage

The input voltage  $(V_{IN})$  is the high current external voltage rail that is regulated down to a lower voltage, which is applied to the load. The input voltage must be at least  $V_{OUT} + V_{DO}$ , and no higher than whatever values is used for  $V_{BIAS}$ .

## 7.3.2 Bias Voltage

The bias voltage ( $V_{BIAS}$ ) is a low current external voltage rail required to bias the control circuitry and provide gate drive for the N-FET pass transistor. The bias voltage must be in the range of 3 V to 5.5 V to ensure proper operation of the device.

Submit Documentation Feedback



#### **Feature Description (continued)**

#### 7.3.3 Undervoltage Lockout

The bias voltage is monitored by a circuit which prevents the device from functioning when the bias voltage is below the undervoltage lockout (UVLO) threshold of approximately 2.45 V.

As the bias voltage rises above the UVLO threshold the device control circuitry becomes active. There is approximately 150 mV of hysteresis built into the UVLO threshold to provide noise immunity.

When the bias voltage is between the UVLO threshold and the minimum operating rating value of 3 V, the device is functional, but the operating parameters are not within the specified limits.

#### 7.3.4 Supply Sequencing

There is no requirement for the order that V<sub>IN</sub> or V<sub>BIAS</sub> are applied or removed.

One practical limitation is that the soft-start circuit starts charging  $C_{SS}$  when  $V_{BIAS}$  rises above the UVLO threshold. If the application of  $V_{IN}$  is delayed beyond this point the benefits of soft start are compromised.

In any case, the output voltage cannot be specified until both  $V_{IN}$  and  $V_{BIAS}$  are within the range of specified operating values.

If used in a dual-supply system where the regulator output load is returned to a negative supply, the output pin must be diode clamped to ground. A Schottky diode is recommended for this diode clamp.

### 7.3.5 Reverse Voltage

A reverse voltage condition exists when the voltage at the output pin is higher than the voltage at the input pin. Typically this happens when  $V_{IN}$  is abruptly taken low and  $C_{OUT}$  continues to hold a sufficient charge such that the input to output voltage becomes reversed.

The NMOS pass element, by design, contains no body diode. This means that, as long as the gate of the pass element is not driven, there is no reverse current flow through the pass element during a reverse voltage event. The gate of the pass element is not driven when  $V_{BIAS}$  is below the UVLO threshold.

When  $V_{BIAS}$  is above the UVLO threshold, the control circuitry is active and attempts to regulate the output voltage. Because the input voltage is less than the output voltage the control circuit drives the gate of the pass element to the full  $V_{BIAS}$  potential when the output voltage begins to fall. In this condition, reverse current flows from the OUT pin to the IN pin , limited only by the  $R_{DS(ON)}$  of the pass element and the output to input voltage differential. This condition is outside the specified operating range and must be avoided.

#### 7.3.6 Soft-Start

The LP38859 incorporates a soft-start function that reduces the start-up current surge into the output capacitor  $(C_{OUT})$  by allowing  $V_{OUT}$  to rise slowly to the final value. This is accomplished by controlling  $V_{REF}$  at the SS pin. The soft-start timing capacitor  $(C_{SS})$  is internally held to ground until  $V_{BIAS}$  rises above the UVLO threshold.

V<sub>REF</sub> rises at an RC rate defined by the internal resistance of the SS pin (r<sub>SS</sub>), and the external capacitor connected to the SS pin. This allows the output voltage to rise in a controlled manner until steady-state regulation is achieved. Typically, five time constants are recommended to assure that the output voltage is sufficiently close to the final steady-state value. During the soft-start time the output current can rise to the built-in current limit.

Soft-Start Time = 
$$C_{SS} \times r_{SS} \times 5$$
 (1)

Because the  $V_{OUT}$  rise is exponential, not linear, the in-rush current peaks during the first time constant ( $\tau$ ), and  $V_{OUT}$  requires four additional time constants ( $4\tau$ ) to reach the final value ( $5\tau$ ).

After achieving normal operation, if  $V_{BIAS}$  falsI below the ULVO threshold, the device output is disabled, and the soft-start capacitor ( $C_{SS}$ ) discharge circuit becomes active. The  $C_{SS}$  discharge circuit remains active until  $V_{BIAS}$  falls to 500 mV (typical). When  $V_{BIAS}$  falls below 500 mV (typical), the  $C_{SS}$  discharge circuit ceases to function due to a lack of sufficient biasing to the control circuitry.



#### **Feature Description (continued)**

Because  $V_{REF}$  appears on the SS pin, any leakage through  $C_{SS}$  causes  $V_{REF}$  to fall, and thus affect  $V_{OUT}$ . A leakage of 50 nA (about 10 M $\Omega$ ) through  $C_{SS}$  causes  $V_{OUT}$  to be approximately 0.1% lower than nominal, while a leakage of 500 nA (about 1 M $\Omega$ ) causes  $V_{OUT}$  to be approximately 1% lower than nominal. Typical ceramic capacitors have a factor of 10x difference in leakage between 25°C and 85°C, so the maximum ambient temperature must be included in the capacitor selection process.

Typical  $C_{SS}$  values are in the range of 1 nF to 100 nF, providing typical soft-start times in the range of 70  $\mu$ s to 7 ms (5 $\tau$ ). Values less than 1 nF can be used, but the soft-start effect is minimal. Values larger than 100 nF provide soft start, but may not be fully discharged if  $V_{BIAS}$  falls from the UVLO threshold to less than 500 mV in less than 100  $\mu$ s.

Figure 19 shows the relationship between the  $C_{OUT}$  value and a typical  $C_{SS}$  value.



Figure 19. Typical C<sub>SS</sub> vs C<sub>OUT</sub> Values

The  $C_{SS}$  capacitor must be connected to a clean ground path back to the device ground pin. No components, other than  $C_{SS}$ , should be connected to the SS pin, as there could be adverse effects to  $V_{OUT}$ .

If the soft-start function is not needed, the SS pin must be left open, although some minimal capacitance value is always recommended.

#### 7.4 Device Functional Modes

## 7.4.1 Operation with 3 V $\leq$ V<sub>BIAS</sub> $\leq$ 5.5 V, V<sub>OUT(TARGET)</sub>+ 0.3 V $\leq$ V<sub>IN</sub> $\leq$ V<sub>BIAS</sub>

The device operates if the bias voltage is equal to, or exceeds, 3 V, and input voltage is equal to, or exceeds,  $V_{OUT(TARGET)}$  + 0.3 V. At bias voltages below the minimum  $V_{BIAS}$  requirement, the device does not operate correctly, and output voltage may not reach target value.



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The LP38859 can provide 3-A output current with 240-mV dropout voltage (typical). The bias voltage must be in the range of 3 V to 5.5 V to ensure proper operation of the device. The input voltage must be at least  $V_{OUT}$  +  $V_{DO}$ , and no higher than whatever value is used for  $V_{BIAS}$ . Minimal input and output capacitors are each 10  $\mu$ F. The capacitor on the BIAS pin must be at least 1  $\mu$ F.

#### 8.2 Typical Application



Figure 20. LP38859 Typical Application

#### 8.2.1 Design Requirements

For typical high-accuracy LDO linear regulator applications, use the parameters listed in Table 1.

| DESIGN PARAMETER | EXAMPLE VALUE   |
|------------------|-----------------|
| Bias voltage     | 3 V to 5.5 V    |
| Input voltage    | 1.1 V to 5.5 V  |
| Output voltages  | 0.8 V, 1.2 V    |
| Output current   | 3 A (maximum)   |
| Bias capacitor   | 1 μF (minimum)  |
| Input capacitor  | 10 μF (minimum) |
| Output capacitor | 10 uF (minimum) |

**Table 1. Design Parameters** 

## 8.2.2 Detailed Design Procedure

#### 8.2.2.1 External Capacitors

To assure regulator stability, input and output capacitors are required as shown in the Figure 20.

#### 8.2.2.1.1 Output Capacitor

A minimum output capacitance of 10  $\mu$ F, ceramic, is required for stability. The amount of output capacitance can be increased without limit. The output capacitor must be located less than 1 cm from the OUT pin of the device and returned to the device GND pin with a clean analog ground.

Only high quality ceramic types such as X5R or X7R must be used, as the Z5U and Y5F types do not provide sufficient capacitance over temperature.



Tantalum capacitors also provide stable operation across the entire operating temperature range. However, the effects of ESR may provide variations in the output voltage during fast load transients. Using the minimum recommended  $10-\mu F$  ceramic capacitor at the output allows unlimited capacitance, tantalum, and/or aluminum, to be added in parallel.

#### 8.2.2.1.2 Input Capacitor

The input capacitor must be at least 10  $\mu$ F, but can be increased without limit. Its purpose is to provide a low source impedance for the regulator input. A ceramic capacitor, X5R or X7R, is recommended.

Tantalum capacitors may also be used at the IN pin. There is no specific ESR limitation on the input capacitor (the lower, the better).

Aluminum electrolytic capacitors can be used, but are not recommended as their ESR increases very quickly at cold temperatures. They are not recommended for any application where the ambient temperature falls below 0°C.

#### 8.2.2.1.3 Bias Capacitor

The capacitor on the BIAS pin must be at least 1 µF and can be any good-quality capacitor (ceramic is recommended).

#### 8.2.2.2 Power Dissipation and Heat-Sinking

Additional copper area for heat-sinking may be required depending on the maximum device dissipation ( $P_D$ ) and the maximum anticipated ambient temperature ( $T_A$ ) for the device. Under all possible conditions, the junction temperature must be within the range specified under operating conditions.

The total power dissipation of the device is the sum of three different points of dissipation in the device.

The first part is the power that is dissipated in the NMOS pass element, and can be determined with the formula:

$$P_{D(PASS)} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
 (2

The second part is the power that is dissipated in the bias and control circuitry, and can be determined with the formula:

$$P_{D(BIAS)} = V_{BIAS} \times I_{GND(BIAS)}$$

where

I<sub>GND(BIAS)</sub> is the portion of the operating ground current of the device that is related to V<sub>BIAS</sub>.

The third part is the power that is dissipated in portions of the output stage circuitry, and can be determined with the formula:

$$P_{D(IN)} = V_{IN} \times I_{GND(IN)}$$

where

I<sub>GND(IN)</sub> is the portion of the operating ground current of the device that is related to V<sub>IN</sub>.

The total power dissipation is then:

$$P_D = P_{D(PASS)} + P_{D(BIAS)} + P_{D(III)}$$

$$(5)$$

The maximum allowable junction temperature rise ( $\Delta T_J$ ) depends on the maximum anticipated ambient temperature ( $T_A$ ) for the application, and the maximum allowable operating junction temperature ( $T_{A(MAX)}$ ).

$$\Delta T_{J} = T_{J(MAX)} - T_{A(MAX)} \tag{6}$$

The maximum allowable value for junction-to-ambient thermal resistance,  $R_{\theta JA}$ , can be calculated using Equation 7.

$$R_{\theta JA} \le \Delta T_J / P_D \tag{7}$$

Submit Documentation Feedback

Product Folder Links: LP38859



#### 8.2.3 Application Curves





## 9 Power Supply Recommendations

The LP38859 device is designed to operate from an input voltage supply range from 3 V and 5.5 V. The input voltage range provides adequate headroom in order for the device to have a regulated output. This input supply must be well regulated. An input capacitor of at least 10  $\mu$ F is required.

Product Folder Links: *LP38859* 

16



## 10 Layout

#### 10.1 Layout Guidelines

The dynamic performance of the LP38859 is dependent on the layout of the PCB. PCB layout practices that are adequate for typical LDOs may degrade the PSRR, noise, or transient performance of the LP38859. Best performance is achieved by placing  $C_{\text{IN}}$  and  $C_{\text{OUT}}$  on the same side of the PCB as the LP38859, and as close as is practical to the package. The ground connections for  $C_{\text{IN}}$  and  $C_{\text{OUT}}$  must be back to the LP38859 ground pin using as wide and short of a copper trace as is practical.

Good PC layout practices must be used or instability can be induced because of ground loops and voltage drops. The input and output capacitors must be directly connected to the IN, OUT, and GND pins of the LP38859 using traces which do not have other currents flowing in them (Kelvin connect).

The best way to do this is to lay out  $C_{IN}$  and  $C_{OUT}$  near the device with short traces to the IN, OUT, and GND pins. The regulator ground pin must be connected to the external circuit ground so that the regulator and its capacitors have a single-point ground.

Stability problems have been seen in applications where vias to an internal ground plane were used at the ground points of the LP38859 device and the input and output capacitors. This was caused by varying ground potentials at these nodes resulting from current flowing through the ground plane. Using a single point ground technique for the regulator and its capacitors fixed the problem.

Because high current flows through the traces going into the IN pin and coming from the OUT pin, Kelvin connect the capacitor leads to these pins so there is no voltage drop in series with the input and output capacitors.

#### 10.2 Layout Example



Figure 27. LP38859 Layout Example

Submit Documentation Feedback
Product Folder Links: LP38859



## 11 Device and Documentation Support

#### 11.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.2 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device   | Status (1) | Package Type     | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan               | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|--------------------|------------|------------------|--------------------|------|----------------|------------------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| LP38859S-1.2/NOPB  | ACTIVE     | DDPAK/<br>TO-263 | KTT                | 5    | 45             | RoHS-Exempt<br>& Green | SN                            | Level-3-245C-168 HR | -40 to 125   | LP38859S<br>-1.2        | Samples |
| LP38859SX-1.2/NOPB | ACTIVE     | DDPAK/<br>TO-263 | KTT                | 5    | 500            | RoHS-Exempt<br>& Green | SN                            | Level-3-245C-168 HR | -40 to 125   | LP38859S<br>-1.2        | Samples |
| LP38859T-0.8/NOPB  | ACTIVE     | TO-220           | NDH                | 5    | 45             | RoHS & Green           | SN                            | Level-1-NA-UNLIM    | -40 to 125   | LP38859T<br>-0.8        | Samples |
| LP38859T-1.2/NOPB  | ACTIVE     | TO-220           | NDH                | 5    | 45             | RoHS & Green           | SN                            | Level-1-NA-UNLIM    | -40 to 125   | LP38859T<br>-1.2        | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## PACKAGE OPTION ADDENDUM

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device             | Package<br>Type  | Package<br>Drawing |   | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|------------------|--------------------|---|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LP38859SX-1.2/NOPB | DDPAK/<br>TO-263 | KTT                | 5 | 500 | 330.0                    | 24.4                     | 10.75      | 14.85      | 5.0        | 16.0       | 24.0      | Q2               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022



## \*All dimensions are nominal

|   | Device             | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|---|--------------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| ı | LP38859SX-1.2/NOPB | DDPAK/TO-263 | KTT             | 5    | 500 | 367.0       | 367.0      | 45.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## **TUBE**



\*All dimensions are nominal

| Device            | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm)  | B (mm) |
|-------------------|--------------|--------------|------|-----|--------|--------|---------|--------|
| LP38859S-1.2/NOPB | KTT          | TO-263       | 5    | 45  | 502    | 25     | 8204.2  | 9.19   |
| LP38859T-0.8/NOPB | NDH          | TO-220       | 5    | 45  | 502    | 30     | 30048.2 | 10.74  |
| LP38859T-1.2/NOPB | NDH          | TO-220       | 5    | 45  | 502    | 30     | 30048.2 | 10.74  |





## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated