PCM1774 SLAS551-JULY 2007

# 16-Bit, Low-Power Stereo Audio DAC With Analog Mixing, Line and Headphone Outputs

## FEATURES

BB

- Analog Front End:
  - Stereo Single-Ended Input
  - Microphone Amplifier (12 dB, 20 dB)
- Analog Back End:
  - Stereo/Mono Line Output With Volume
  - Stereo/Mono Headphone Amplifier With Volume
- Analog Performance:
  - Dynamic Range: 93 dB
  - 40-mW + 40-mW Headphone Output at  $R_L$  = 16  $\Omega$
- Power Supply Voltage
  - 1.71 V to 3.6 V for Digital I/O Section
  - 1.71 V to 3.6 V for Digital Core Section
  - 2.4 V to 3.6 V for Analog Section
  - 2.4 V to 3.6 V for Power Amplifier Section
- Low Power Dissipation:
  - 6.4 mW in Playback, 1.8 V/2.4 V, 44.1 kHz
  - 3.3 μW in Power Down
- Sampling Frequency: 5 kHz to 50 kHz
- Operation From a Single Clock Input Without
   PLL
- System Clock:
  - Common-Audio Clock (256  $\rm f_S/384$   $\rm f_S),$  12/24, 13/26, 13.5/27, 19.2/38.4, 19.68/39.36 MHz

- 2 (I<sup>2</sup>C<sup>™</sup>) or 3 (SPI) Wire Serial Control
- Programmable Function by Register Control:
- Digital Attenuation: 0 dB to -62 dB
- Digital Gain of DAC: 0, 6, 12, 18 dB
- Power Up/Down Control for Each Module
- 6-dB to -70-dB Gain for Analog Outputs
- 0/12/20 dB for Microphone Input
- 0-dB to -21-dB Gain for Analog Mixing
- Three-Band Tone Control and 3D Sound
- Analog Mixing Control
- Pop-Noise Reduction Circuit
- Short Protection Circuit
- Package: 4-mm × 4-mm QFN Package
- Operation Temperature Range: –40°C to 85°C

## APPLICATIONS

- Portable Audio Player, Cellular Phone
- Video Camcorder, Digital Still Camera
- PMP/DMB/PND

## DESCRIPTION

The PCM1774 is a low-power stereo DAC designed for portable digital audio applications. The device integrates headphone amplifier, line amplifier, line input, boost amplifier, programmable gain control, analog mixing, and sound effects. It is available in a small-footprint, 4-mm  $\times$  4-mm QFN package. The PCM1774 supports right-justified, left-justified, l<sup>2</sup>S, and DSP formats, providing easy interfacing to audio DSP and decoder/encoder chips. Sampling rates up to 50 kHz are supported. The user-programmable functions are accessible through a two- or three-wire serial control port.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

I2C is a trademark of Philips Electronics.



# PCM1774







This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## ABSOLUTE MAXIMUM RATINGS

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                |                                                                       | MAX        | UNIT    |
|--------------------------------|-----------------------------------------------------------------------|------------|---------|
| Supply voltage                 | V <sub>DD</sub> , V <sub>IO</sub> , V <sub>CC</sub> , V <sub>PA</sub> | -0.3 to 4  | V       |
| Ground voltage differe         | nces: DGND, AGND, PGND                                                | ±0.1       | V       |
| Input voltage                  | -0.3 to 4                                                             | V          |         |
| Input current (any pin e       | ±10                                                                   | mA         |         |
| Ambient temperature under bias |                                                                       | -40 to 110 | °C      |
| Storage temperature            |                                                                       | -55 to 150 | °C      |
| Junction temperature           |                                                                       | 150        | °C      |
| Lead temperature (sole         | dering)                                                               | 260        | °C, 5 s |
| Package temperature            | (reflow, peak)                                                        | 260        | °C      |

(1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute–maximum–rated conditions for extended periods may affect device reliability.

## **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                 |                                                                                                                                                                                   |                     | MIN   | NOM | MAX    | UNIT |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------|-----|--------|------|
| V <sub>SS</sub> | Analog supply voltage, V <sub>CC</sub> , V <sub>PA</sub>                                                                                                                          |                     |       | 3.3 | 3.6    | V    |
|                 | Digital supply voltage, V <sub>DD</sub> , V <sub>IO</sub>                                                                                                                         |                     |       | 3.3 | 3.6    | V    |
|                 | SS     Digital supply voltage, V <sub>DD</sub> , V <sub>IO</sub> Digital input logic family       Digital input clock frequency       SCKI system clock       LRCK sampling clock |                     |       |     |        |      |
|                 | Divital input clock frequency                                                                                                                                                     | SCKI system clock   | 3.072 |     | 18.432 | MHz  |
|                 | Digital input clock frequency                                                                                                                                                     | LRCK sampling clock | 8     |     | 48     | kHz  |
|                 | Appleg output load registered                                                                                                                                                     | LOL and LOR         | 10    |     |        | kΩ   |
|                 | Analog output load resistance                                                                                                                                                     | HPOL and HPOR       | 16    |     |        | Ω    |
|                 | Analog output load capacitance                                                                                                                                                    |                     |       |     | 30     | pF   |
|                 | Digital output load capacitance                                                                                                                                                   |                     |       |     | 10     | pF   |
| T <sub>A</sub>  | Operating free-air temperature                                                                                                                                                    |                     | -40   |     | 85     | °C   |

# ELECTRICAL CHARACTERISTICS

All specifications at  $T_A = 25^{\circ}C$ ,  $V_{DD} = V_{IO} = V_{CC} = V_{PA} = 3.3$  V,  $f_S = 48$  kHz, system clock = 256  $f_S$ , and 16-bit data (unless otherwise noted).

|                                    | PARAMETER                                       | TEST CONDITIONS                                     | MIN                  | TYP MAX                                        | UNIT                    |
|------------------------------------|-------------------------------------------------|-----------------------------------------------------|----------------------|------------------------------------------------|-------------------------|
| Audio D                            | Data Characteristics                            |                                                     |                      |                                                |                         |
| DATA F                             | ORMAT                                           |                                                     |                      |                                                |                         |
|                                    | Resolution                                      |                                                     |                      | 16                                             | Bits                    |
|                                    | Audio data interface format                     |                                                     |                      | <sup>2</sup> S, left-,<br>nt-justified,<br>DSP |                         |
|                                    | Audio data bit length                           |                                                     |                      | 16                                             | Bits                    |
|                                    | Audio data format                               |                                                     |                      | BB first, 2s<br>mplement                       |                         |
|                                    | Sampling frequency (f <sub>S</sub> )            |                                                     | 5                    | 50                                             | kHz                     |
|                                    | System clock                                    | V <sub>DD</sub> < 2 V<br>V <sub>DD</sub> > 2 V      |                      | 27<br>40                                       | MHz                     |
| Digital I                          | nput/Output                                     |                                                     |                      |                                                |                         |
|                                    | Logic family                                    |                                                     |                      | CMOS<br>ompatible                              |                         |
| VIH                                | Input logic level                               |                                                     | 0.7 V <sub>IO</sub>  |                                                | Vdc                     |
| V <sub>IL</sub>                    |                                                 |                                                     |                      | 0.3 V <sub>IO</sub>                            | vuc                     |
| I <sub>IH</sub>                    | - Input logic current                           | V <sub>IN</sub> = 3.3 V                             |                      | 10                                             | μA                      |
| I <sub>IL</sub>                    |                                                 | $V_{IN} = 0 V$                                      |                      | -10                                            | μA                      |
| V <sub>OH</sub><br>V <sub>OL</sub> | Output logic level                              | $I_{OH} = -2 \text{ mA}$<br>$I_{OL} = 2 \text{ mA}$ | 0.75 V <sub>IO</sub> | 0.25 V <sub>IO</sub>                           | Vdc                     |
|                                    | nput to Line Output Through DAC (LO             |                                                     |                      |                                                |                         |
| -                                  | $k\Omega$ , volume = 0 dB, analog mixing = disa | •                                                   |                      |                                                |                         |
|                                    |                                                 |                                                     |                      |                                                |                         |
|                                    |                                                 |                                                     |                      | 2.828                                          | V <sub>PP</sub>         |
|                                    | Full-scale output voltage                       | 0 dB                                                |                      | 1                                              | Vrms                    |
|                                    | Dynamic range                                   | EIAJ, A-weighted                                    |                      | 93                                             | dB                      |
| SNR                                | Signal-to-noise ratio                           | EIAJ, A-weighted                                    | 86                   | 93                                             | dB                      |
|                                    | Channel separation                              | ., .,                                               |                      | 91                                             | dB                      |
| THD+N                              | Total harmonic distortion + noise               | 0 dB                                                |                      | 0.008%                                         | -                       |
|                                    | Load resistance                                 |                                                     | 10                   |                                                | kΩ                      |
| l ine Inr                          | but to Line Output Through Mixing Path          | (I OL and I OR)                                     | 10                   |                                                |                         |
|                                    | $k\Omega$ , volume = 0 dB, analog mixing = enal | · ,                                                 |                      |                                                |                         |
|                                    | IC PERFORMANCE                                  |                                                     |                      |                                                |                         |
| DINAM                              |                                                 |                                                     |                      | 2.828                                          | V <sub>PP</sub>         |
|                                    | Full-scale input and output voltage             | 0 dB                                                |                      |                                                |                         |
| SNR                                | Signal-to-noise ratio                           | EIAJ, A-weighted                                    | 84                   | 1<br>93                                        | Vrms<br>dB              |
|                                    | nput to Headphone Output Through D              | , 0                                                 | 04                   | 30                                             | UD                      |
| -                                  | Ω or 32 Ω, ALC = OFF, volume = 0 dB, s          |                                                     | ing - disabled not a | anless modo                                    |                         |
|                                    | IC PERFORMANCE                                  | pearer = powered down, analog mix                   | my = usableu, not c  | apiess mode                                    |                         |
|                                    |                                                 |                                                     |                      | 2.828                                          | V                       |
|                                    | Full-scale output voltage                       | 0 dB                                                |                      |                                                | V <sub>PP</sub><br>Vrms |
| SND                                | Signal-to-noise ratio                           | FIA L A-weighted                                    | 84                   | 93                                             | dB                      |
| SNR                                | รายาลา-เบ-ทบเรย เลแบ                            | EIAJ, A-weighted                                    | 04                   |                                                | uБ                      |
|                                    |                                                 | 30 mW, $R_L = 32 \Omega$ ,<br>volume = 0 dB         |                      | 0.1%                                           |                         |
| THD+N                              | Total harmonic distortion + noise               | 40 mW, $R_L = 16 \Omega$ ,<br>volume = -1 dB        |                      | 0.03%                                          |                         |



**ELECTRICAL CHARACTERISTICS (continued)** 

All specifications at  $T_A = 25^{\circ}$ C,  $V_{DD} = V_{IO} = V_{CC} = V_{PA} = 3.3$  V,  $f_S = 48$  kHz, system clock = 256 f<sub>S</sub>, and 16-bit data (unless otherwise noted).

|                 | PARAMETER                                                | TEST CONDITIONS                         | MIN                  | TYP               | MAX                  | UNIT            |
|-----------------|----------------------------------------------------------|-----------------------------------------|----------------------|-------------------|----------------------|-----------------|
|                 | Load resistance                                          |                                         | 16                   |                   |                      | Ω               |
|                 |                                                          | 200 Hz, 140 mV <sub>PP</sub>            |                      | -40               |                      |                 |
| PSRR            | Power-supply rejection ratio                             | 1 kHz, 140 mV <sub>PP</sub>             |                      | -45               |                      | dB              |
|                 |                                                          | 20 kHz, 140 mV <sub>PP</sub>            |                      | -32               |                      |                 |
| Line In         | put to Headphone Output Through                          | Mixing Path (HPOL and HPOR)             |                      |                   |                      |                 |
| $R_{L} = 16$    | $\delta \Omega$ or 32 $\Omega$ , ALC = OFF, volume = 0 d | B, speaker = powered down, analog mixin | g = enabled, not ca  | apless mode       |                      |                 |
|                 | MIC PERFORMANCE                                          | · · ·                                   | -                    | ·                 |                      |                 |
|                 |                                                          |                                         |                      | 2.828             |                      | V <sub>PP</sub> |
|                 | Full-scale output voltage                                | 0 dB                                    |                      | 1                 |                      | Vrm             |
| SNR             | Signal-to-noise ratio                                    | EIAJ, A-weighted                        | 84                   | 93                |                      | dB              |
|                 | Load resistance                                          |                                         | 16                   |                   |                      | Ω               |
| Filter C        | Characteristics                                          |                                         |                      |                   |                      |                 |
| INTER           | POLATION FILTER FOR DAC                                  |                                         |                      |                   |                      |                 |
|                 | Pass band                                                |                                         |                      |                   | 0.454 f <sub>S</sub> |                 |
|                 | Stop band                                                |                                         | 0.546 f <sub>S</sub> |                   | 3                    |                 |
|                 | Pass-band ripple                                         |                                         |                      |                   | ±0.04                | dB              |
|                 | Stop-band attenuation                                    |                                         | -50                  |                   |                      | dB              |
|                 | Group delay                                              |                                         |                      | 19/f <sub>s</sub> |                      | S               |
|                 | De-emphasis error                                        |                                         |                      | ±0.1              |                      | dB              |
| ANALC           | DG FILTER                                                |                                         |                      |                   |                      | -               |
|                 | Frequency response                                       | f = 20 kHz                              |                      | ±0.2              |                      | dB              |
| Power           | Supply and Supply Current                                |                                         |                      |                   |                      |                 |
| V <sub>IO</sub> |                                                          |                                         | 1.71                 | 3.3               | 3.6                  |                 |
| V <sub>DD</sub> | -                                                        |                                         | 1.71                 | 3.3               | 3.6                  |                 |
| V <sub>CC</sub> | Voltage range                                            |                                         | 2.4                  | 3.3               | 3.6                  | Vdc             |
| V <sub>PA</sub> | -                                                        |                                         | 2.4                  | 3.3               | 3.6                  |                 |
|                 |                                                          | BPZ input, all active, no load          |                      | 4.5               | 10                   | mA              |
|                 | Supply current                                           | All inputs are held static              |                      | 1                 | 10                   | μA              |
|                 |                                                          | BPZ input                               |                      | 14.8              | 33                   | mW              |
|                 | Power dissipation                                        | All inputs are held static              |                      | 3.3               | 33                   | μW              |
| Tempe           | rature Condition                                         |                                         | 1                    |                   |                      | <b>P. 11</b>    |
|                 | Operation temperature                                    |                                         | -40                  |                   | 85                   | °C              |
| θ <sub>JA</sub> | Thermal resistance                                       |                                         |                      | 40                | 50                   | °C/V            |



## **PIN ASSIGNMENTS**



| TERMINAL         |     | - 1/0 | DESCRIPTION                                                               |  |  |  |
|------------------|-----|-------|---------------------------------------------------------------------------|--|--|--|
| NAME             | NO. | 1/0   | DESCRIPTION                                                               |  |  |  |
| AGND             | 17  | -     | Ground for analog                                                         |  |  |  |
| AIN1L            | 20  | I     | Analog input 1 for L-channel                                              |  |  |  |
| AIN1R            | 19  | I     | Analog input 1 for R-channel                                              |  |  |  |
| BCK              | 10  | I/O   | Serial bit clock                                                          |  |  |  |
| DGND             | 8   | -     | Digital ground                                                            |  |  |  |
| DIN              | 5   | I     | Serial audio data input                                                   |  |  |  |
| HPOL/LOL         | 15  | 0     | Headphone/lineout for R-channel                                           |  |  |  |
| HPOR/LOR         | 14  | 0     | Headphone/lineout for L-channel                                           |  |  |  |
| LRCK             | 11  | I/O   | Left and right channel clock                                              |  |  |  |
| MC/SCL           | 4   | I     | Mode control clock for three-wire/two-wire interface                      |  |  |  |
| MD/SDA           | 3   | I/O   | Mode control data for three-wire/two-wire interface                       |  |  |  |
| MODE             | 1   | I     | Two- or three-wire interface selection (LOW: SPI, HIGH: I <sup>2</sup> C) |  |  |  |
| MS/ADR           | 2   | I     | Mode control select for three-wire/two-wire interface                     |  |  |  |
| PGND             | 12  | -     | Ground for speaker power amplifier                                        |  |  |  |
| SCKI             | 9   | I     | System clock                                                              |  |  |  |
| V <sub>CC</sub>  | 18  | -     | Analog power supply                                                       |  |  |  |
| V <sub>COM</sub> | 16  | -     | Analog common voltage                                                     |  |  |  |
| V <sub>DD</sub>  | 7   | -     | Power supply for digital core                                             |  |  |  |
| V <sub>IO</sub>  | 6   | -     | Power supply for digital I/O                                              |  |  |  |
| V <sub>PA</sub>  | 13  | -     | Power supply for power amplifier                                          |  |  |  |

PCM1774 SLAS551-JULY 2007

## FUNCTIONAL BLOCK DIAGRAM





## **TYPICAL PERFORMANCE CURVES**

All specifications at  $T_A = 25^{\circ}C$ ,  $V_{DD} = V_{IO} = V_{CC} = V_{PA} = 3.3 \text{ V}$ ,  $f_S = 48 \text{ kHz}$ , system clock = 256  $f_S$ , and 16-bit data, unless otherwise noted.



THREE-BAND TONE CONTROL (BASS, MIDRANGE, TREBLE)



Figure 3.

INTERPOLATION FILTER, PASS BAND



-



Submit Documentation Feedback



## **TYPICAL PERFORMANCE CURVES (continued)**

All specifications at  $T_A = 25^{\circ}$ C,  $V_{DD} = V_{IO} = V_{CC} = V_{PA} = 3.3$  V,  $f_S = 48$  kHz, system clock = 256  $f_S$ , and 16-bit data, unless otherwise noted.



## **TYPICAL PERFORMANCE CURVES (continued)**

All specifications at  $T_A = 25^{\circ}$ C,  $V_{DD} = V_{IO} = V_{CC} = V_{PA} = 3.3$  V,  $f_S = 48$  kHz, system clock = 256  $f_S$ , and 16-bit data, unless otherwise noted.



Figure 9.

 THD+N vs OUTPUT POWER

 (HEADPHONE, 16-Ω, VOLUME = 6 dB)

 f<sub>IN</sub> = 1 kHz



Figure 10.

THD+N vs OUTPUT POWER (HEADPHONE, 16- $\Omega$ , VOLUME = 0 dB)



Figure 11.

OUTPUT SPECTRUM (DAC TO HEADPHONE OUTPUT, 16- $\Omega)$ 



Figure 12.

### DETAILED DESCRIPTION

### **Analog Input**

The AIN1L and AIN1R pins can be used as microphone or line inputs with selectable 0-, 12-, or 20-dB boost and 1-Vrms input. All of these analog inputs have high input impedance (20 k $\Omega$ ), which is not changed by gain settings. One pair of inputs is selected by register 87 (AIL0 and AIR0).

### Gain Settings for Analog Input

The gain of the analog signals can be adjusted from 0 dB to -21 dB in 1-dB steps following the 0-, 12-, or 20-dB boost amplifier. The gain level can be set for each channel by registers 89 (GMR[2:0], GML [2:0].

### D/A Converter

The DAC includes a multilevel delta-sigma modulator and an interpolation filter. These can be used to obtain high PSRR, low jitter sensitivity, and low out-of-band noise quickly and easily. The interpolation filter includes digital attenuator, digital soft mute, three-band tone control (bass, midrange and treble), and 3-D sound controlled by registers 92 to 95. The de-emphasis filter (32, 44.1 and 48 kHz) is controlled by registers 68 to 70 (ATL[5:0], ATR[5:0], PMUL, PMUR, DEM[1:0]). Oversampling rate control can reduce out-of-band noise when operating at low sampling rates by using register 70 (OVER).

### Common Voltage

The V<sub>COM</sub> pin is normally biased to 0.5 V<sub>CC</sub>, and it provides the common voltage to internal circuitry. It is recommended that a 4.7- $\mu$ F capacitor be connected between this pin and AGND to provide clean voltage and avoid pop noise. The PCM1774 may have a little pop noise on each analog output if a capacitor smaller than 4.7  $\mu$ F is used.

### Line Output

The HPOL/LOL and HPOR/LOR pins can drive a 10-k $\Omega$  load and be configured by register 74 (HPS[1:0]) as a monaural single-ended, monaural differential, or stereo single-line output with 1-Vrms output. These outputs include an analog volume amplifier that can be set from 6 dB to -70 dB and mute in steps of 0.5-, 1-, 2- or 4-dB. Each output is controlled by registers 64 and 65 (HLV[5:0], HRV[5:0], HMUL, HMUR). No dc blocking capacitor is required when connecting an external speaker amplifier with monaural differential input. The center voltage is 0.5 V<sub>CC</sub> with zero data input.

### Headphone Output

The HPOL/LOL and HPOR/LOR pins can be configured as a stereo, monaural, or monaural differential headphone output by register 74 (HPS[1:0]). These pins have more than 30 or 40 mWrms output power into a 32- or 16- $\Omega$  load, either through a dc blocking capacitor or without a capacitor. These outputs include an analog volume amplifier that can be set from 6 dB to -70 dB in steps of 0.5, 1, 2, or 4 dB. Each is controlled by registers 64 and 65 (HLV[5:0], HRV[5:0], HMUL, HMUR). The center voltage is 0.5 V<sub>CC</sub> with zero data input.

### Analog Mixing and Bypass

Mixing amplifiers (MXL, MXR) mix inputs from the AIN pins. The analog inputs are selected by register 87 (AIR0, AIL0) and can bypass the DAC and connect the mixed signal to the headphone or speaker outputs by register 88 (MXR[2:0], MXL[2:0]). The gain of the analog inputs is controlled by register 89 (GMR[2:0], GML[2:0]). These functions are suitable for FM radio, headset, and other analog sources without an ADC.

### **Digital Gain Control**

A portable application with small speakers may be require a high sound level when playing back audio data recorded at low level. Digital gain control (DGC) can be used to amplify the digital input data by 0, 6, 12 or 18 dB by setting register 70 (SPX[1:0]).

### 3-D Sound

A 3-D sound effect is provided by mixing L-channel and R-channel data with a band-pass filter with two parameters, mixing ratio and band pass filter characteristic, that can be controlled by register 95 (3DP[3:0], 3FLO).

### Three-Band Tone Control

Tone control has bass, midrange, and treble controls that can be adjusted from 12 dB to -12 dB in 1-dB steps by registers 92 to 94 (LGA[4:0], MGA[4:0] and HGA[4:0]). Register 92 (LPAE) attenuates the digital input signal automatically to prevent clipping of the output signal at settings above 0 dB for bass control. LPAE has no effect on midrange and treble controls.

#### **Digital Monaural Mixing**

The audio data can be converted from stereo digital data to mixed monaural digital data. The conversion occurs in the internal audio interface section and is controlled by register 96 (MXEN).

### Zero-Cross Detection

Zero-cross detection minimizes audible zipper noise while changing analog volume and digital attenuation. This function applies to the digital input or digital output as defined by register 86 (ZCRS).

### **Short Protection**

The short-circuit protection on each headphone output prevents damage to the device while an output is shorted to  $V_{PA}$ , an output is shorted to PGND, or any two outputs are shorted together. When the short circuit is detected on the outputs, the PCM1774 powers down the shorted amplifier immediately. The short-protection status can be monitored by reading register 77 (STHC, STHL, SCHR) through the  $I^2C$  interface. Short-circuit protection operates in any enabled headphone amplifier.

### **Pop-Noise Reduction Circuit**

The pop-noise reduction circuit prevents audible noise when turning the power supply on/off and powering the device up/down in portable applications. It is recommended to establish the register settings in the sequence that is shown in Table 3 and Table 4. No particular external parts are required.

### Power Up/Down for Each Module

Using register 72 (PMXL, PMXR), register 73 (PBIS, PDAR, PDAL, PHPR, PHPL) and register 90 (PCOM), unused modules can be powered down to minimize power consumption (7 mW during playback only).

#### Digital Audio Interface

The PCM1774 can receive I<sup>2</sup>S, right-justified, left-justified, and DSP formats in both master and slave modes. These options can be selected in register 70 (PFM[1:0]), register 81 (RFM[1:0]) and register 84 (MSTR).

### **Digital Interface**

All digital I/O pins can interface at various power supply voltages.  $V_{IO}$  pin can be connected to a 1.71-V to 3.6-V power supply.

#### Power Supply

The V<sub>CC</sub> pin and the V<sub>PA</sub> pin can be connected to 2.4 V to 3.6 V. The same voltage must be applied to both pins. The V<sub>DD</sub> pin and the V<sub>IO</sub> pin can be connected to 1.71 V to 3.6 V. A different voltage can be applied to each of these pins (for example, V<sub>DD</sub> = 1.8 V, V<sub>IO</sub> = 3.3 V).



## **DESCRIPTION OF OPERATION**

### System Clock Input

The PCM1774 can accept clocks of various frequencies without a PLL. They are used for clocking the digital filters and automatic level control and delta-sigma modulators and are classified as common-audio and application-specific clocks. Table 2 shows frequencies of the common-audio clock and application-specific clock. Figure 13 shows the timing requirements for system clock inputs. The sampling rate and frequency of the system clocks are determined by the settings of register 86 (MSR[2:0]) and register 85 (NPR[5:0]). Note that the sampling rate of the application-specific clock has a little sampling error. The details are shown in Table 9.

| CLOCK                      | FREQUENCIES                                            |
|----------------------------|--------------------------------------------------------|
| Common-audio clock         | 11.2896, 12.288, 16.9344, 18.432 MHz                   |
| Application-specific clock | 12, 13, 13.5, 24, 26, 27, 19.2, 19.68, 38.4, 39.36 MHz |



| PARAMETERS                        | SYMBOL               | MIN | UNITS |
|-----------------------------------|----------------------|-----|-------|
| System-clock pulse duration, high | t <sub>w(SCKH)</sub> | 7   | ns    |
| System-clock pulse duration, low  | t <sub>w(SCKL)</sub> | 7   | ns    |

Figure 13. System Clock Timing

### **Power-On Reset and System Reset**

The power-on-reset circuit outputs a reset signal, typically at  $V_{DD} = 1.2$  V, and this circuit does not depend on the voltage of other power supplies ( $V_{CC}$ ,  $V_{PA}$ , and  $V_{IO}$ ). Internal circuits are cleared to default status, then all analog and digital outputs have no signal. The PCM1774 does not require any power supply sequencing. Set Register data after turning all power supplies on.

System reset is enabled by setting register 85 (SRST = 1). After the reset sequence, the register data is reset to SRST = 0 automatically. All circuits are cleared to their default status at once by the system reset. Note that the PCM1774 has audible pop noise on the analog outputs when enabling SRST.

### Power On/Off Sequence

To reduce audible pop noise, a sequence of register settings is required after turning all power supplies on when powering up, or before turning the power supplies off when powering down. If some modules are not required for a particular application or operation, they should be placed in the power-down state after performing the power-on sequence. The recommended power-on and power-off sequences are shown in Table 3 and Table 4, respectively.

### Table 3. Recommended Power-On Sequence

| STEP | REGISTER<br>SETTINGS | NOTE                                                               |
|------|----------------------|--------------------------------------------------------------------|
| 1    | -                    | Turn on all power supplies <sup>(1)</sup>                          |
| 2    | 4027h                | Headphone amplifier L-ch volume (-6 dB) <sup>(2)</sup>             |
| 3    | 4127h                | Headphone amplifier R-ch volume (-6 dB) <sup>(2)</sup>             |
| 6    | 4427h                | Digital attenuator L-ch (-24 dB) <sup>(2)</sup>                    |
| 7    | 4527h                | Digital attenuator R-ch (-24 dB) (2)                               |
| 8    | 4620h                | DAC audio interface format (left-justified) <sup>(3)</sup>         |
| 12   | 49E0h                | DAC (DAL, DAR) and analog bias power up                            |
| 13   | 5601h                | Zero-cross detection enable                                        |
| 14   | 4803h                | Analog mixer (MXL, MXR) power up                                   |
| 15   | 5811h                | Analog mixer input (SW2, SW5) select                               |
| 16   | 49ECh                | Headphone amplifier (HPL, HPR, HPC) power up                       |
| 18   | 4A01h                | V <sub>COM</sub> power up                                          |
| 19   | 5230h                | Analog front end (D2S, MCB, PG1, 2, 5, 6) power up                 |
| 20   | 5711h                | Analog input (MUX3, MUX4) select. Analog input (MUX1, MUX2) select |

(1) V<sub>DD</sub> should be turned on prior to or simultaneously with, the other power supplies. It is recommended to set register data with the system clock input after turning all power supplies on.

(2) Any level is acceptable for volume or attenuation. Level should be resumed by register data recorded when system powers off.

(3) Audio interface format should be set to match the DSP or decoder being used.

### Table 4. Recommended Power-Off Sequence

| STEP | REGISTER<br>SETTINGS | NOTE                                                                                    |
|------|----------------------|-----------------------------------------------------------------------------------------|
| 1    | 447Fh                | DAC L-ch digital soft-mute enable <sup>(1)</sup>                                        |
| 2    | 457Fh                | DAC R-ch digital soft-mute enable <sup>(1)</sup>                                        |
| 4    | 5811h                | Analog mixer input (SW2, SW5) select                                                    |
| 5    | 49ECh                | Headphone amplifier (HPL, HPR, HPC) power up <sup>(2)</sup>                             |
| 6    | 5200h                | Analog front end (D2S, MCB, PG1, 2, 5, 6) power down                                    |
| 7    | 5A00h                | PG1, PG2 gain control (0 dB)                                                            |
| 8    | 4A00h                | V <sub>COM</sub> power down                                                             |
| 9    | -                    | Wait time (750 ms) <sup>(3)</sup>                                                       |
| 10   | 49E0h                | Headphone amplifier (HPL, HPR, HPC) power down, speaker amplifier (SPL, SPR) power down |
| 11   | 4800h                | Analog mixer (MXL, MXR) power down                                                      |
| 12   | 4900h                | DAC (DAL, DAR) and analog bias power down                                               |
| 13   | _                    | Turn off all power supplies. <sup>(4)</sup>                                             |

(1) Any level is acceptable for volume or attenuation.

(2) The headphone amplifier must be operating during the power-off sequence.

(3) PCM1774 requires time for  $V_{COM}$  to reach the ground level from the common level. The wait time allowed depends on the settings of register 125 PTM[1:0], RES[4:0]. The default setting is 750 ms for  $V_{COM} = 4.7 \ \mu\text{F}$ .

(4) Power supply sequencing is not required. It is recommended to turn off all power supplies after setting the registers with the system clock input.

### **Power-Supply Current**

The current consumption of the PCM1774 depends on power up/down status of each circuit module. In order to reduce the power consumption, disabling each module is recommended when it is not used in an application or operation. Table 5 shows the current consumption in some states.

| OPERATION MODE               | CONDITION                                                       | V <sub>OL</sub> | POWE  | POWER SUPPLY CURRENT [mA] |       |                 | PD [mW] |  |
|------------------------------|-----------------------------------------------------------------|-----------------|-------|---------------------------|-------|-----------------|---------|--|
|                              |                                                                 | [V]             | VIO   | V <sub>DD</sub>           | Vcc   | V <sub>PA</sub> | TOTAL   |  |
|                              | Zero Data                                                       | 1.8             | 0.000 | 0.000                     | -     | -               | 0.000   |  |
|                              | f <sub>S</sub> = 44.1 kHz<br>R <sub>L</sub> = 0 Ω               | 2.8             | 0.000 | 0.000                     | -     | -               | 0.000   |  |
|                              | NL = 0 32                                                       | 3.3             | 0.000 | 0.000                     | -     | -               | 0.000   |  |
| All Power Down               |                                                                 | 2.4             | -     | -                         | 0.001 | 0.000           | 0.002   |  |
|                              |                                                                 | 2.8             | -     | -                         | 0.001 | 0.000           | 0.003   |  |
|                              |                                                                 | 3.3             | -     | -                         | 0.001 | 0.000           | 0.003   |  |
|                              | Zero Data                                                       | 1.8             | 0     | 0.84                      | -     | -               | 1.5     |  |
|                              | $f_S = 44.1 \text{ kHz}$<br>$R_L = 0 \Omega$                    | 2.8             | 0.03  | 1.47                      | -     | -               | 4.2     |  |
| All Active                   |                                                                 | 3.3             | 0.04  | 1.84                      | -     | -               | 6.2     |  |
| All Active                   |                                                                 | 2.4             | -     | -                         | 1.68  | 0.38            | 4.9     |  |
|                              |                                                                 | 2.8             | -     | -                         | 1.81  | 0.41            | 6.2     |  |
|                              |                                                                 | 3.3             | -     | -                         | 1.96  | 0.46            | 8.0     |  |
|                              | Zero Data                                                       | 1.8             | 0     | 0.84                      | -     | -               | 1.5     |  |
|                              | f <sub>S</sub> = 44.1 kHz<br>R <sub>L</sub> = 10 Ω              | 2.8             | 0.03  | 1.47                      | -     | -               | 4.2     |  |
|                              | 11 - 10 22                                                      | 3.3             | 0.04  | 1.84                      | -     | -               | 6.2     |  |
| Line Output                  |                                                                 | 2.4             | -     | -                         | 1.38  | 0.38            | 4.2     |  |
|                              |                                                                 | 2.8             | -     | -                         | 1.50  | 0.41            | 5.3     |  |
|                              |                                                                 | 3.3             | -     | -                         | 1.64  | 0.46            | 6.9     |  |
|                              | Zero Data<br>f <sub>S</sub> = 44.1 kHz<br>R <sub>L</sub> = 16 Ω | 1.8             | 0     | 0.84                      | -     | -               | 1.5     |  |
|                              |                                                                 | 2.8             | 0.03  | 1.47                      | -     | -               | 4.2     |  |
| Headphone Output             |                                                                 | 3.3             | 0.04  | 1.84                      | -     | -               | 6.2     |  |
|                              |                                                                 | 2.4             | -     | -                         | 1.38  | 0.38            | 4.2     |  |
|                              |                                                                 | 2.8             | -     | -                         | 1.50  | 0.41            | 5.3     |  |
|                              |                                                                 | 3.3             | -     | -                         | 1.65  | 0.46            | 7.0     |  |
|                              | Zero Data $f_S = 44.1 \text{ kHz}$ $R_L = 16 \Omega$            | 1.8             | 0     | 1.29                      | -     | -               | 2.3     |  |
|                              |                                                                 | 2.8             | 0.03  | 2.26                      | -     | -               | 6.4     |  |
| Headphone Output with Sound  | NL = 10 22                                                      | 3.3             | 0.04  | 2.82                      | -     | -               | 9.4     |  |
| Effect                       |                                                                 | 2.4             | -     | -                         | 1.38  | 0.38            | 4.2     |  |
|                              |                                                                 | 2.8             | -     | -                         | 1.50  | 0.42            | 5.4     |  |
|                              |                                                                 | 3.3             | -     | -                         | 1.64  | 0.46            | 6.9     |  |
|                              | Zero Data                                                       | 1.8             | 0     | 0.84                      | -     | -               | 1.5     |  |
|                              | $f_S = 44.1 \text{ kHz}$<br>$R_L = 16 \Omega$                   | 2.8             | 0.03  | 1.47                      | -     | -               | 4.2     |  |
| Headphone Output with Stereo |                                                                 | 3.3             | 0.04  | 1.84                      | -     | -               | 6.2     |  |
| Analog Mixing                |                                                                 | 2.4             | _     | _                         | 1.68  | 0.38            | 4.9     |  |
|                              |                                                                 | 2.8             | -     | -                         | 1.81  | 0.41            | 6.2     |  |
|                              |                                                                 | 3.3             | -     | -                         | 1.96  | 0.46            | 8.0     |  |
|                              | Zero Data                                                       | 1.8             | 0     | 0.84                      | _     | _               | 1.5     |  |
|                              | f <sub>S</sub> = 44.1 kHz<br>R <sub>L</sub> = 16 Ω              | 2.8             | 0.03  | 1.47                      | -     | -               | 4.2     |  |
| Headphone Output with Mono   | NL - 10 22                                                      | 3.3             | 0.04  | 1.84                      | -     | -               | 6.2     |  |
| Analog Mixing                |                                                                 | 2.4             | -     | -                         | 1.53  | 0.38            | 4.6     |  |
|                              |                                                                 | 2.8             | _     | _                         | 1.66  | 0.41            | 5.8     |  |
|                              |                                                                 | 3.3             | -     | -                         | 1.81  | 0.46            | 7.5     |  |

Table 5. Power Consumption Table

TEXAS INSTRUMENTS www.ti.com

Submit Documentation Feedback

| OPERATION MODE               | CONDITION                                          | V <sub>OL</sub> | POWE            | R SUPPLY        | CURREN          | IT [mA]         | PD [mW] |
|------------------------------|----------------------------------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|---------|
|                              |                                                    | [V]             | V <sub>IO</sub> | V <sub>DD</sub> | V <sub>cc</sub> | V <sub>PA</sub> | TOTAL   |
|                              | Zero Data                                          | 1.8             | 0               | 0               | -               | _               | 0.0     |
|                              | f <sub>S</sub> = 44.1 kHz<br>R <sub>I</sub> = 16 Ω | 2.8             | 0               | 0               | -               | _               | 0.0     |
| Headphone Output with Stereo | No Digital Input <sup>(1)</sup>                    | 3.3             | 0               | 0               | _               | _               | 0.0     |
| Analog Mixing                |                                                    | 2.4             | -               | -               | 0.68            | 0.38            | 2.5     |
|                              |                                                    | 2.8             | -               | -               | 0.69            | 0.41            | 3.1     |
|                              |                                                    | 3.3             | -               | _               | 0.71            | 0.46            | 3.9     |
|                              | Zero Data                                          | 1.8             | 0               | 0               | _               | _               | 0.0     |
|                              | f <sub>S</sub> = 44.1 kHz<br>R <sub>I</sub> = 16 Ω | 2.8             | 0               | 0               | _               | _               | 0.0     |
| Headphone Output with Mono   | No Digital Input <sup>(1)</sup>                    | 3.3             | 0               | 0               | -               | -               | 0.0     |
| Analog Mixing                |                                                    | 2.4             | -               | -               | 0.52            | 0.38            | 2.2     |
|                              |                                                    | 2.8             | -               | -               | 0.54            | 0.42            | 2.7     |
|                              |                                                    | 3.3             | -               | -               | 0.55            | 0.46            | 3.3     |

### Table 5. Power Consumption Table (continued)

(1) All digital inputs are held static.

### Audio Serial Interface

The audio serial interface for the PCM1774 comprises LRCK, BCK, DIN, and DOUT. Sampling rate ( $f_S$ ), left and right channel are present on LRCK. DIN receives the serial data for the DAC interpolation filter, and DOUT transmits the serial data from the ADC decimation filter. BCK clocks the transfer of serial audio data on DIN and DOUT in its high-to-low transition. BCK and LRCK should be synchronized with audio system clock. Ideally, it is recommended that they be derived from it.

The PCM1774 requires LRCK to be synchronized with the system clock. The PCM1774 does not require a specific phase relationship between LRCK and the system clock.

The PCM1774 has both master mode and slave mode interface formats, which can be selected by register 84 (MSTR). In master mode, the PCM1774 generates LRCK and BCK from the system clock.

# PCM1774



SLAS551-JULY 2007

### Audio Data Formats and Timing

The PCM1774 supports  $I^2S$ , right-justified, left-justified, and DSP formats. The data formats are shown in Figure 16 and are selected using registers 70 and 81 (RFM[1:0], PFM[1:0]). All formats require binary 2s-complement, MSB-first audio data. The default format is  $I^2S$ . Figure 14 shows a detailed timing diagram.



|                     | PARAMETERS                                                                 | MIN                                    | MAX | UNITS |
|---------------------|----------------------------------------------------------------------------|----------------------------------------|-----|-------|
|                     | BCK pulse cycle time (I <sup>2</sup> S, left- and right-justified formats) | 1/(64 f <sub>S</sub> ) <sup>(1)</sup>  |     |       |
| t <sub>(BCY)</sub>  | BCK pulse cycle time (DSP format)                                          | 1/(256 f <sub>S</sub> ) <sup>(1)</sup> |     |       |
| t <sub>w(BCH)</sub> | BCK high-level time                                                        | 35                                     |     | ns    |
| t <sub>w(BCL)</sub> | BCK low-level time                                                         | 35                                     |     | ns    |
| t <sub>(BL)</sub>   | BCK rising edge to LRCK edge                                               | 10                                     |     | ns    |
| t <sub>(LB)</sub>   | LRCK edge to BCK rising edge                                               | 10                                     |     | ns    |
| t <sub>(DS)</sub>   | DIN set up time                                                            | 10                                     |     | ns    |
| t <sub>(DH)</sub>   | DIN hold time                                                              | 10                                     |     | ns    |
| t <sub>r</sub>      | Rising time of all signals                                                 |                                        | 10  | ns    |
| t <sub>f</sub>      | Falling time of all signals                                                |                                        | 10  | ns    |

(1)  $f_S$  is the sampling frequency.

Figure 14. Audio Interface Timing (Slave Mode)



|                     | PARAMETERS                      | MIN                                    | MAX | UNIT |
|---------------------|---------------------------------|----------------------------------------|-----|------|
| t <sub>(SCY)</sub>  | SCKI pulse cycle time           | 1/(256 f <sub>S</sub> ) <sup>(1)</sup> |     |      |
| t <sub>(DL)</sub>   | LRCK edge from SCKI rising edge | 0                                      | 40  | ns   |
| t <sub>(DB)</sub>   | BCK edge from SCKI rising edge  | 0                                      | 40  | ns   |
| t <sub>(BCY)</sub>  | BCK pulse cycle time            | 1/(64 f <sub>S</sub> ) <sup>(1)</sup>  |     |      |
| t <sub>w(BCH)</sub> | BCK high level time             | 146                                    |     | ns   |
| t <sub>w(BCL)</sub> | BCK low level time              | 146                                    |     | ns   |
| t <sub>(DS)</sub>   | DATA setup time                 | 10                                     |     | ns   |
| t <sub>(DH)</sub>   | DATA hold time                  | 10                                     |     | ns   |

(1) f<sub>S</sub> is up to 48 kHz. f<sub>S</sub> is the sampling frequency. **Figure 15. Audio Interface Timing (Master Mode)** 

PCM1774 SLAS551-JULY 2007





NOTE: All audio interface formats support BCK = 64 f<sub>S</sub> in master mode (register 69, MSTR = 1). The f<sub>S</sub> of BCK at setting multi-sampling rate (register 85 and 86, NPR[5:0] and MSR[2:0]) is shown in Table 9 and Table 10.

Figure 16. Audio Data Formats

## THREE-WIRE INTERFACE (SPI, MODE (PIN 28) = LOW)

All write operations for the serial control port use 16-bit data words. Figure 17 shows the control data word format. The most-significant bit must be 0. There are seven bits, labeled IDX[6:0], that set the register address for the write operation. The least-significant eight bits, D[7:0], contain the data to be written to the register specified by IDX[6:0].

Figure 18 shows the functional timing diagram for writing to the serial control port. To write the data into the mode register, the data is clocked into an internal shift register on the rising edge of the MC clock. The serial data should change on the falling edge of the MC clock, and MS should be LOW during write mode. The rising edge of MS should be aligned with the falling edge of the last MC clock pulse in the 16-bit frame. MC can run continuously between transactions while MS is in the LOW state.



Figure 18. Register Write Operation

### **Three-Wire Interface (SPI) Timing Requirements**

Figure 19 shows a detailed timing diagram for the serial control interface. These timing parameters are critical for proper control port operation.



|                     | PARAMETERS                        | MIN                | TYP | MAX | UNIT |
|---------------------|-----------------------------------|--------------------|-----|-----|------|
| t <sub>(MCY)</sub>  | MC pulse cycle time               | 500 <sup>(1)</sup> |     |     | ns   |
| t <sub>w(MCL)</sub> | MC low level time                 | 50                 |     |     | ns   |
| t <sub>w(MCH)</sub> | MC high level time                | 50                 |     |     | ns   |
| t <sub>w(MHH)</sub> | MS high level time                | See <sup>(1)</sup> |     |     | ns   |
| t <sub>(MLS)</sub>  | MS falling edge to MC rising edge | 50                 |     |     | ns   |
| t <sub>(MLH)</sub>  | MS hold time                      | 20                 |     |     | ns   |
| t <sub>(MDH)</sub>  | MD hold time                      | 15                 |     |     | ns   |
| t <sub>(MDS)</sub>  | MD setup time                     | 20                 |     |     | ns   |

(1)  $3/(128 f_S)$  s (min), where  $f_S$  is sampling rate.

### Figure 19. SPI Interface Timing

## TWO-WIRE INTERFACE [I<sup>2</sup>C, MODE (PIN 28) = HIGH]

The PCM1774 supports the  $I^2C$  serial bus and the data transmission protocol for the  $I^2C$  standard as a slave device. This protocol is explained in  $I^2C$  specification 2.0.

In I<sup>2</sup>C mode, the control terminals are changed as follows.

| TERMINAL NAME | PROPERTY     | DESCRIPTION              |
|---------------|--------------|--------------------------|
| MS/ADR        | Input        | I <sup>2</sup> C address |
| MD/SDA        | Input/output | I <sup>2</sup> C data    |
| MC/SCL        | Input        | I <sup>2</sup> C clock   |

## SLAVE ADDRESS

| MSB |   |   |   |   |   |     | LSB |
|-----|---|---|---|---|---|-----|-----|
| 1   | 0 | 0 | 0 | 1 | 1 | ADR | R/W |

The PCM1774 has its own 7-bit slave address. The first six bits (MSBs) of the slave address are factory preset to 100011. The last bit of the address byte is the device select bit, which can be user-defined by the ADR terminal. A maximum of two PCM1774 can be connected on the same bus at one time. The PCM1774 responds when it receives its own slave address.

### Packet Protocol

The master device must control packet protocol, which consists of start condition, slave address with read/write bit, data (if write) or acknowledgment (if read), and stop condition. The PCM1774 supports only slave receiver and slave transmitter.



#### Write Operation

| Transmitter | М  | М             | М   | S   | М    | S   | М    | S   | М  |
|-------------|----|---------------|-----|-----|------|-----|------|-----|----|
| Data Type   | St | Slave Address | R/W | ACK | DATA | ACK | DATA | ACK | Sp |

### Read Operation

| Transmitter | М  | М             | М   | S   | S    | М   | S    | М    | М  |
|-------------|----|---------------|-----|-----|------|-----|------|------|----|
| Data Type   | St | Slave Address | R/W | ACK | DATA | ACK | DATA | NACK | Sp |

M: Master DeviceS: Slave DeviceSt: Start ConditionSp: Stop Condition

### Figure 20. Basic I<sup>2</sup>C Framework

### WRITE OPERATION

The master can write any PCM1774 registers in a single access. The master sends a PCM1774 slave address with a write bit, a register address, and data. When undefined registers are accessed, the PCM1774 does not send any acknowledgment. Figure 21 shows a diagram of the write operation.

| Transmitter | М  | М             | М | S   | М           | S   | М          | S   | М  |
|-------------|----|---------------|---|-----|-------------|-----|------------|-----|----|
| Data Type   | St | Slave Address | W | ACK | Reg Address | ACK | Write Data | ACK | Sp |

M: Master Device S: Slave Device

St: Start Condition W: Write ACK: Acknowledge Sp: Stop Condition

R0002-01

T0049-03

### Figure 21. Framework for Write Operation

### **READ OPERATION**

The master can read PCM1774 register. The value of the register address is stored in an indirect index register in advance. The master sends a PCM1774 slave address with a read bit after storing the register address. Then the PCM1774 transfers the data which the index register specifies. Figure 22 shows a diagram of the read operation.



R0002-02

| Transmitter | М  | М             | М | S   | М           | S   | М  | М             | М | S   | S         | М    | М  |
|-------------|----|---------------|---|-----|-------------|-----|----|---------------|---|-----|-----------|------|----|
| Data Type   | St | Slave Address | W | ACK | Reg Address | ACK | Sr | Slave Address | R | ACK | Read Data | NACK | Sp |

M: Master Device S: Slave Device St: Start Condition

Sr: Repeated Start Condition ACK: Acknowledge Sp: Stop Condition NACK: Not Acknowledge

W: Write R: Read

NOTE: The slave address after the repeated start condition must be the same as the previous slave address.

## Figure 22. Read Operation

## **Timing Diagram**



|                       | PARAMETERS                                                                            | CONDITIONS | MIN                     | MAX  | UNIT |
|-----------------------|---------------------------------------------------------------------------------------|------------|-------------------------|------|------|
| f <sub>SCL</sub>      | SCL clock frequency                                                                   | Standard   |                         | 100  | kHz  |
| t <sub>(BUF)</sub>    | Bus free time between a STOP and START condition                                      | Standard   | 4.7                     |      | μs   |
| t <sub>(LOW)</sub>    | Low period of the SCL clock                                                           | Standard   | 4.7                     |      | μs   |
| t <sub>(HI)</sub>     | High period of the SCL clock                                                          | Standard   | 4                       |      | μs   |
| t <sub>(RS-SU)</sub>  | Setup time for START condition                                                        | Standard   | 4.7                     |      | μs   |
| t <sub>(S-HD)</sub>   | Hold time for START condition                                                         | Standard   | 4                       |      | μs   |
| t <sub>(D-SU)</sub>   | Data setup time                                                                       | Standard   | 250                     |      | ns   |
| t <sub>(D-HD)</sub>   | Data hold time                                                                        | Standard   | 0                       | 900  | ns   |
| t <sub>(SCL-R)</sub>  | Rise time of SCL signal                                                               | Standard   | 20 + 0.1 C <sub>B</sub> | 1000 | ns   |
| t <sub>(SCL-R1)</sub> | Rise time of SCL signal after a repeated START condition and after an acknowledge bit | Standard   | 20 + 0.1 C <sub>B</sub> | 1000 | ns   |
| t <sub>(SCL-F)</sub>  | Fall time of SCL signal                                                               | Standard   | 20 + 0.1 C <sub>B</sub> | 1000 | ns   |
| t <sub>(SDA-R)</sub>  | Rise time of SDA signal                                                               | Standard   | 20 + 0.1 C <sub>B</sub> | 1000 | ns   |
| t <sub>(SDA-F)</sub>  | Fall time of SDA signal                                                               | Standard   | 20 + 0.1 C <sub>B</sub> | 1000 | ns   |
| t <sub>(P-SU)</sub>   | Setup time for STOP condition                                                         | Standard   | 4                       |      | μs   |
| C <sub>B</sub>        | Capacitive load for SDA and SCL line                                                  |            |                         | 400  | pF   |
| t <sub>(SP)</sub>     | Pulse duration of suppressed spike                                                    |            |                         | 25   | ns   |

| Figure | 23. | l <sup>2</sup> C | Interface | Timing |
|--------|-----|------------------|-----------|--------|
|--------|-----|------------------|-----------|--------|

## USER-PROGRAMMABLE MODE CONTROLS

### **Register Map**

The mode control register map is shown in Table 6. Each register includes an index (or address) indicated by the IDX[6:0] bits.

| REGISTER     | IDX[6:0]<br>(B14–B8) | DESCRIPTION                                          | B7   | B6   | B5   | B4   | B3   | B2   | B1   | В0  |
|--------------|----------------------|------------------------------------------------------|------|------|------|------|------|------|------|-----|
| Register 64  | 40h                  | Volume for HPA (L-ch)                                | RSV  | HMUL | HLV5 | HLV4 | HLV3 | HLV2 | HLV1 | HLV |
| Register 65  | 41h                  | Volume for HPA (R-ch)                                | RSV  | HMUR | HRV5 | HRV4 | HRV3 | HRV2 | HRV1 | HR\ |
| Register 68  | 44h                  | DAC digital attenuation and soft mute (L-ch)         | RSV  | PMUL | ATL5 | ATL4 | ATL3 | ATL2 | ATL1 | ATL |
| Register 69  | 45h                  | DAC digital attenuation and soft mute (R-ch)         | RSV  | PMUR | ATR5 | ATR4 | ATR3 | ATR2 | ATR1 | ATF |
| Register 70  | 46h                  | DAC over sampling, de-emphasis, audio interface, DGC | DEM1 | DEM0 | PFM1 | PFM0 | SPX1 | SPX0 | RSV  | OVE |
| Register 72  | 48h                  | Analog mixer power up/down                           | RSV  | RSV  | RSV  | RSV  | RSV  | RSV  | PMXR | PM  |
| Register 73  | 49h                  | DAC and HPA power up/down                            | PBIS | PDAR | PDAL | RSV  | PHPR | PHPL | RSV  | RS  |
| Register 74  | 4Ah                  | Analog output configuration select                   | RSV  | RSV  | RSV  | RSV  | HPS1 | HPS0 | RSV  | PCC |
| Register 75  | 4Bh                  | HPA insertion detection, short protection            | RSV  | RSV  | RSV  | RSV  | SDHR | SDHL | RSV  | RS  |
| Register 77  | 4Dh                  | Shut down status read back                           | RSV  | RSV  | RSV  | RSV  | STHR | STHL | RSV  | RS  |
| Register 82  | 52h                  | PG1, 2, 5, 6, power up/down                          | RSV  | RSV  | PAIR | PAIL | RSV  | RSV  | RSV  | RS  |
| Register 84  | 54h                  | Master mode                                          | RSV  | RSV  | RSV  | RSV  | RSV  | MSTR | RSV  | Bľ  |
| Register 85  | 55h                  | System reset, sampling rate control, data swap       | SRST | LRPC | NPR5 | NPR4 | NPR3 | NPR2 | NPR1 | NP  |
| Register 86  | 56h                  | BCK configuration, sampling rate control, zero-cross | MBST | MSR2 | MSR1 | MSR0 | RSV  | RSV  | RSV  | ZC  |
| Register 87  | 57h                  | Analog input select (MUX1, 2, 3, 4)                  | RSV  | RSV  | AIR1 | AIR0 | RSV  | RSV  | AIL1 | All |
| Register 88  | 58h                  | Analog mixing switch (SW1, 2, 3, 4, 5, 6)            | RSV  | MXR2 | MXR1 | MXR0 | RSV  | MXL2 | MXL1 | MX  |
| Register 89  | 59h                  | Analog to analog path (PG5, 6) gain                  | RSV  | GMR2 | GMR1 | GMR0 | RSV  | GML2 | GML1 | GM  |
| Register 90  | 5Ah                  | Microphone boost                                     | RSV  | RSV  | RSV  | RSV  | RSV  | RSV  | G20R | G2  |
| Register 92  | 5Ch                  | Bass boost gain level                                | LPAE | RSV  | RSV  | LGA4 | LGA3 | LGA2 | LGA1 | LG  |
| Register 93  | 5Dh                  | Middle boost gain level                              | RSV  | RSV  | RSV  | MGA4 | MGA3 | MGA2 | MGA1 | MG  |
| Register 94  | 5Eh                  | Treble boost gain level                              | RSV  | RSV  | RSV  | HGA4 | HGA3 | HGA2 | HGA1 | HG  |
| Register 95  | 5Fh                  | Sound effect source select, 3D sound                 | RSV  | 3DEN | RSV  | 3FL0 | 3DP3 | 3DP2 | 3DP1 | 3D  |
| Register 96  | 60h                  | digital monaural mixing                              | RSV  | MX  |
| Register 124 | 7Ch                  | PG1/PG2 additional Gain                              | RSV  | RSV  | RSV  | RSV  | RSV  | RSV  | G12R | G1  |
| Register 125 | 7Dh                  | Power up/down time control                           | RSV  | PTM1 | PTM0 | RES4 | RES3 | RES2 | RES1 | RE  |

Table 6. Mode Control Register Map

### **Register Definitions**

#### Registers 64 and 65

|             | B15 | B14  | B13  | B12  | B11  | B10  | B9   | B8   | B7  | B6   | B5   | B4   | B3   | B2   | B1   | B0   |
|-------------|-----|------|------|------|------|------|------|------|-----|------|------|------|------|------|------|------|
| Register 64 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | RSV | HMUL | HLV5 | HLV4 | HLV3 | HLV2 | HLV1 | HLV0 |
| Register 65 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | RSV | HMUR | HRV5 | HRV4 | HRV3 | HRV2 | HRV1 | HRV0 |

#### IDX[6:0]: 100 0000b (40h): Register 64

IDX[6:0]: 100 0001b (41h): Register 65

#### HMUL: Analog Mute Control for HPL (Line or Headphone L-Channel)

### HMUR: Analog Mute Control for HPR (Line or Headphone R-Channel)

Default value: 1

HPOL/LOL and HPOR/LOR can be independently muted to zero level when HMUL and HMUR = 1. These settings take precedence over analog volume level settings.

| HMUL, HMUR = 0 | Mute disabled          |
|----------------|------------------------|
| HMUL, HMUR = 1 | Mute enabled (default) |

### HLV[5:0]: Analog Volume for HPL (Headphone L-Channel)

#### HRV[5:0]: Analog Volume for HPR (Headphone R-Channel)

Default value: 00 0000.

HPOL/LOL and HPOR/LOR can be independently controlled between 6 dB and -70 dB, with step size depending on the gain level as shown in Table 7. Outputs may have zipper noise while changing levels. This noise can be reduced by selecting zero-cross detection (register 86, ZCRS).

| HLV[5:0<br>HRV[5:0 |    | STEP   | GAIN LEVEL<br>SETTING | HLV[5:0<br>HRV[5:0 |    | STEP   | GAIN LEVEL<br>SETTING | HLV[5:0<br>HRV[5:0 |    | STEP | GAIN LEVEL<br>SETTING |
|--------------------|----|--------|-----------------------|--------------------|----|--------|-----------------------|--------------------|----|------|-----------------------|
| 11 1111            | 3F |        | 6 dB                  | 10 1001            | 29 |        | –5 dB                 | 01 0011            | 13 |      | –21 dB                |
| 11 1110            | 3E |        | 5.5 dB                | 10 1000            | 28 |        | –5.5 dB               | 01 0010            | 12 | 1 dB | –22 dB                |
| 11 1101            | 3D |        | 5 dB                  | 10 0111            | 27 |        | -6 dB                 | 01 0001            | 11 | Тав  | –23 dB                |
| 11 1100            | 3C |        | 4.5 dB                | 10 0110            | 26 |        | -6.5 dB               | 01 0000            | 10 |      | –24 dB                |
| 11 1011            | 3B |        | 4 dB                  | 10 0101            | 25 |        | –7 dB                 | 00 1111            | 0F |      | –26 dB                |
| 11 1010            | ЗA |        | 3.5 dB                | 10 0100            | 24 |        | –7.5 dB               | 00 1110            | 0E |      | –28 dB                |
| 11 1001            | 39 |        | 3 dB                  | 10 0011            | 23 | 0.5 dB | –8 dB                 | 00 1101            | 0D |      | –30 dB                |
| 11 1000            | 38 |        | 2.5 dB                | 10 0010            | 22 |        | –8.5 dB               | 00 1100            | 0C |      | –32 dB                |
| 11 0111            | 37 |        | 2 dB                  | 10 0001            | 21 |        | –9 dB                 | 00 1011            | 0B | 2 dB | -34 dB                |
| 11 0110            | 36 |        | 1.5 dB                | 10 0000            | 20 |        | –9.5 dB               | 00 1010            | 0A |      | –36 dB                |
| 11 0101            | 35 | 0.5 dB | 1 dB                  | 01 1111            | 1F |        | –10 dB                | 00 1001            | 09 |      | –38 dB                |
| 11 0100            | 34 | 0.5 GB | 0.5 dB                | 01 1110            | 1E |        | –10.5 dB              | 00 1000            | 08 |      | -40 dB                |
| 11 0011            | 33 |        | 0 dB                  | 01 1101            | 1D |        | –11 dB                | 00 0111            | 07 |      | -42 dB                |
| 11 0010            | 32 |        | –0.5 dB               | 01 1100            | 1C |        | –12 dB                | 00 0110            | 06 |      | -46 dB                |
| 11 0001            | 31 |        | –1 dB                 | 01 1011            | 1B |        | –13 dB                | 00 0101            | 05 |      | –50 dB                |
| 11 0000            | 30 |        | –1.5 dB               | 01 1010            | 1A |        | –14 dB                | 00 0100            | 04 |      | –54 dB                |
| 10 1111            | 2F |        | –2 dB                 | 01 1001            | 19 |        | –15 dB                | 00 0011            | 03 | 4 dB | –58 dB                |
| 10 1110            | 2E |        | –2.5 dB               | 01 1000            | 18 | 1 dB   | –16 dB                | 00 0010            | 02 | 1    | -62 dB                |
| 10 1 10 1          | 2D |        | –3 dB                 | 01 0111            | 17 | Ī      | –17 dB                | 00 0001            | 01 |      | -66 dB                |
| 10 1 100           | 2C |        | –3.5 dB               | 01 0110            | 16 | Ī      | –18 dB                | 00 0000            | 00 |      | –70 dB                |
| 10 1011            | 2B |        | 4 dB                  | 01 0101            | 15 |        | –19 dB                |                    |    |      |                       |
| 10 1010            | 2A |        | –4.5 dB               | 01 0100            | 14 | Ī      | –20 dB                |                    |    |      |                       |

#### Table 7. Headphone Gain Level Setting

### TEXAS INSTRUMENTS www.ti.com

#### Registers 68 and 69

|             | B15 | B14  | B13  | B12  | B11  | B10  | B9   | B8   | B7  | B6   | B5   | B4   | B3   | B2   | B1   | B0   |
|-------------|-----|------|------|------|------|------|------|------|-----|------|------|------|------|------|------|------|
| Register 68 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | RSV | PMUL | ATL5 | ATL4 | ATL3 | ATL2 | ATL1 | ATL0 |
| Register 69 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | RSV | PMUR | ATR5 | ATR4 | ATR3 | ATR2 | ATR1 | ATR0 |

### IDX[6:0]: 100 0100b (44h): Register 68

IDX[6:0]: 100 0101b (45h): Register 69

### PMUL: Digital Soft Mute Control for DAL (DAC L-Channel)

### PMUR: Digital Soft Mute Control for DAR (DAC R-Channel)

Default value: 0

The digital inputs of the DAC can be independently muted by setting PMUL and PMUR = 1. The digital data is changed from the current attenuation level to mute level by a 1-dB step for every  $8/f_S$  time period. When PMUL and PMUR are set to 0, the digital data is changed from the mute level to the current attenuation level by a 1-dB step for every  $8/f_S$  time period. In the PCM1774, audible zipper noise can be reduced by selecting zero-cross detection (register 86, ZCRS).

| PMUL, PMUR = 0 | Mute disabled (default) |
|----------------|-------------------------|
| PMUL, PMUR = 1 | Mute enabled            |

### ATL[5:0]: Digital Attenuation Setting for DAL (DAC L-Channel)

### ATR[5:0]: Digital Attenuation Setting for DAR (DAC R-Channel)

Default value: 11 1111b

The digital inputs of the DAC can be independently attenuated. The attenuation of the digital input is changed by a 1-dB step for every  $8/f_S$  time period. Audible zipper noise in the PCM1774 can be reduced by selecting zero-cross detection (register 86, ZCRS).

|                    |    |                              | 14010 01 01        | 0  |                              |                    |    |                              |
|--------------------|----|------------------------------|--------------------|----|------------------------------|--------------------|----|------------------------------|
| ATL[5:0<br>ATR[5:0 |    | ATTENUATION LEVEL<br>SETTING | ATL[5:0<br>ATR[5:0 |    | ATTENUATION LEVEL<br>SETTING | ATL[5:0<br>ATR[5:0 |    | ATTENUATION LEVEL<br>SETTING |
| 11 1111            | 3F | 0 dB (default)               | 10 1001 29         |    | –22 dB                       | 01 0011            | 13 | -44 dB                       |
| 11 1110            | 3E | –1 dB                        | 10 1000            | 28 | –23 dB                       | 01 0010            | 12 | –45 dB                       |
| 11 1101            | 3D | -2 dB                        | 10 0111            | 27 | –24 dB                       | 01 0001            | 11 | –46 dB                       |
| 11 1100            | 3C | –3 dB                        | 10 0110            | 26 | –25 dB                       | 01 0000            | 10 | –47 dB                       |
| 11 1011            | 3B | -4 dB                        | 10 0101            | 25 | –26 dB                       | 00 1111            | 0F | –48 dB                       |
| 11 1010            | ЗA | –5 dB                        | 10 0100            | 24 | –27 dB                       | 00 1110            | 0E | –49 dB                       |
| 11 1001            | 39 | 6 dB                         | 10 0011            | 23 | –28 dB                       | 00 1101            | 0D | –50 dB                       |
| 11 1000            | 38 | –7 dB                        | 10 0010            | 22 | –29 dB                       | 00 1100            | 0C | –51 dB                       |
| 11 0111            | 37 | –8 dB                        | 10 0001            | 21 | –30 dB                       | 00 1011            | 0B | –52 dB                       |
| 11 0110            | 36 | –9 dB                        | 10 0000            | 20 | –31 dB                       | 00 1010            | 0A | –53 dB                       |
| 11 0101            | 35 | –10 dB                       | 01 1111            | 1F | –32 dB                       | 00 1001            | 09 | –54 dB                       |
| 11 0100            | 34 | –11 dB                       | 01 1110            | 1E | –33 dB                       | 00 1000            | 08 | –55 dB                       |
| 11 0011            | 33 | –12 dB                       | 01 1101            | 1D | –34 dB                       | 00 0111            | 07 | –56 dB                       |
| 11 0010            | 32 | –13 dB                       | 01 1100            | 1C | –35 dB                       | 00 0110            | 06 | –57 dB                       |
| 11 0001            | 31 | –14 dB                       | 01 1011            | 1B | –36 dB                       | 00 0101            | 05 | –58 dB                       |
| 11 0000            | 30 | –15 dB                       | 01 1010            | 1A | –37 dB                       | 00 0100            | 04 | –59 dB                       |
| 10 1111            | 2F | –16 dB                       | 01 1001            | 19 | –38 dB                       | 00 0011            | 03 | –60 dB                       |
| 10 1110            | 2E | –17 dB                       | 01 1000            | 18 | –39 dB                       | 00 0010            | 02 | –61 dB                       |
| 10 1101            | 2D | –18 dB                       | 01 0111            | 17 | -40 dB                       | 00 0001            | 01 | –62 dB                       |
| 10 1100            | 2C | –19 dB                       | 01 0110            | 16 | –41 dB                       | 00 0000            | 00 | Mute                         |
| 10 1011            | 2B | –20 dB                       | 01 0101            | 15 | –42 dB                       |                    |    |                              |
| 10 1010            | 2A | –21 dB                       | 01 0100            | 14 | –43 dB                       |                    |    |                              |

#### Table 8. Digital Attenuation Setting





| Register 7  | 0   |      |      |      |      |      |      |      |      |      |      |      |      |      |     |      |
|-------------|-----|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|------|
|             | B15 | B14  | B13  | B12  | B11  | B10  | B9   | B8   | B7   | B6   | B5   | B4   | B3   | B2   | B1  | B0   |
| Register 70 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | DEM1 | DEM0 | PFM1 | PFM0 | SPX1 | SPX0 | RSV | OVER |

Texas

TRUMENTS www.ti.com

## IDX[6:0]: 100 0110b (46h): Register 70

## **DEM[1:0]: De-Emphasis Filter Selection**

## Default value: 00

A digital de-emphasis filter is in front of the interpolation filter. One of three de-emphasis filters can be selected corresponding to the sampling rate, 32 kHz, 44.1 kHz, or 48 kHz.

| DEM[1:0] | De-Emphasis Filter Selection |  |
|----------|------------------------------|--|
| 00       | OFF (default)                |  |
| 01       | 32 kHz                       |  |
| 10       | 44.1 kHz                     |  |
| 11       | 48 kHz                       |  |

## PFM[1:0]: Audio Interface Selection for DAC (Digital Input)

### Default value: 00

The audio interface for the DAC digital input has I<sup>2</sup>S, right-justified, left-justified, and DSP formats.

| PFM[1:0] | Audio Interface Selection for DAC Digital Input |
|----------|-------------------------------------------------|
| 00       | I <sup>2</sup> S format (default)               |
| 01       | Right-justified format                          |
| 10       | Left-justified format                           |
| 11       | DSP format                                      |

## SPX[1:0]: Digital Gain Control for DAC Input

### Default value: 00

These bits are used to gain up the digital input data.

| SPX[1:0] | Digital Gain Control for DAC input |  |
|----------|------------------------------------|--|
| 00       | 0 dB (default)                     |  |
| 01       | 6 dB                               |  |
| 10       | 12 dB                              |  |
| 11       | 18 dB                              |  |

## **OVER: Oversampling Control for Delta-Sigma DAC**

### Default value: 0

This bit is used to control the oversampling rate of delta-sigma DAC. When the PCM1774 operates at low sampling rates (less than 24 kHz) and the SCKI frequency is less than 12.5 MHz, OVER = 1 is recommended.

| OVER = 0 | 128 f <sub>S</sub> (default)                                 |
|----------|--------------------------------------------------------------|
| OVER = 1 | 192 f <sub>S</sub> , 256 f <sub>S</sub> , 384 f <sub>S</sub> |

### Register 72

|             | B15 | B14  | B13  | B12  | B11  | B10  | B9   | B8   | B7  | B6  | B5  | B4  | B3  | B2  | B1   | B0   |   |
|-------------|-----|------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|------|------|---|
| Register 72 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | RSV | RSV | RSV | RSV | RSV | RSV | PMXR | PMXL | l |

### IDX[6:0]: 100 1000b (48h) Register 72

### PMXR: Power Up/Down for MXR (Mixer R-Channel)

### PMXL: Power Up/Down for MXL (Mixer L-Channel)

### Default value: 0

These bits are used to control power up/down for the analog mixer.

| PMXL, PMXR = 0 | Power down (default) |
|----------------|----------------------|
| PMXL, PMXR = 1 | Power up             |
| -              |                      |

### Register 73

|             | B15 | B14  | B13  | B12  | B11  | B10  | B9   | B8   | B7   | B6   | B5   | B4  | B3   | B2   | B1  | B0  |
|-------------|-----|------|------|------|------|------|------|------|------|------|------|-----|------|------|-----|-----|
| Register 73 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | PBIS | PDAR | PDAL | RSV | PHPR | PHPL | RSV | RSV |

#### IDX[6:0]: 100 1001b (49h): Register 73

### **PBIS:** Power Up/Down Control for Bias

Default value: 0

This bit is used to control power up/down for the analog bias circuit.

| PBIS = 0 | Power down (default) |
|----------|----------------------|
| PBIS = 1 | Power up             |

### PDAR: Power Up/Down Control for DAR (DAC and R-Channel Digital Filter)

### PDAL: Power Up/Down Control for DAL (DAC and L-Channel Digital Filter)

Default value: 0

These bits are used to control power up/down for the DAC and interpolation filter.

| PDAR, PDAL = 0 | Power down (default) |
|----------------|----------------------|
| PDAR, PDAL = 1 | Power up             |

### PHPR: Power Up/Down Control for HPR (Line or R-Channel Headphone Output)

### PHPL: Power Up/Down Control for HPL (Line or L-Channel Headphone Output)

Default value: 0

These bits are used to control power up/down for the headphone amplifier.

| PHPR, PHPL = 0 | Power down (default) |
|----------------|----------------------|
| PHPR, PHPL = 1 | Power up             |

# PCM1774

SLAS551-JULY 2007



#### **Register 74**

|             | B15 | B14  | B13  | B12  | B11  | B10  | B9   | B8   | B7  | B6  | B5  | B4  | B3   | B2   | B1  | B0   |
|-------------|-----|------|------|------|------|------|------|------|-----|-----|-----|-----|------|------|-----|------|
| Register 74 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | RSV | RSV | RSV | RSV | HPS1 | HPS0 | RSV | PCOM |

### IDX[6:0]: 100 1010b (4Ah): Register 74

### HPS[1:0]: Line or Headphone Output Configuration

Default value: 00

HPOL/LOL and HPOR/LOR can be configured selected as follows.

| HPS[1:0] | Line or Headphone Output Configuration |
|----------|----------------------------------------|
| 0 0      | Stereo output (default)                |
| 0 1      | Single monaural output                 |
| 10       | Differential monaural output           |
| 11       | Reserved                               |

## PCOM: Power Up/Down Control for V<sub>COM</sub>

### Default value: 0

This bit is used to control power up/down for  $V_{COM}$ .

| PCOM = 0 | Power down (default) |
|----------|----------------------|
| PCOM = 1 | Power up             |
|          |                      |

### **Register 75**

|             | B15 | B14  | B13  | B12  | B11  | B10  | B9   | B8   | B7  | B6  | B5  | B4  | B3   | B2   | B1  | B0  |
|-------------|-----|------|------|------|------|------|------|------|-----|-----|-----|-----|------|------|-----|-----|
| Register 75 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | RSV | RSV | RSV | RSV | SDHR | SDHL | RSV | RSV |

### IDX[6:0]: 100 1011b (4Bh): Register 75

### SDHR: Short Protection Status for HPR (R-Channel Headphone)

## SDHL: Short Protection Status for HPL (L-Channel Headphone)

Default value: 0

Short-circuit protection can be disabled if this function is not needed in an application.

| SDHR, SDSL = 0 | Enabled (default) |
|----------------|-------------------|
| SDHR, SDHL = 1 | Disabled          |

### Register 77

|             | B15 | B14  | B13  | B12  | B11  | B10  | B9   | B8   | B7  | B6  | B5  | B4  | B3   | B2   | B1  | B0  |
|-------------|-----|------|------|------|------|------|------|------|-----|-----|-----|-----|------|------|-----|-----|
| Register 77 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | RSV | RSV | RSV | RSV | STHR | STHL | RSV | RSV |

### **IDX[6:0]:** 100 1101b (4Dh): Register 77

## STHR: Short Protection Status for HPR (R-Channel Headphone)

### STHL: Short Protection Status for HPL (L-Channel Headphone)

These bits can be used to read short protection status through the I<sup>2</sup>C interface.

| STHR, STHL = 0 | Detect short circuit     |
|----------------|--------------------------|
| STHR, STHL = 1 | Not detect short circuit |

### **Register 82**

|             | B15 | B14  | B13  | B12  | B11  | B10  | B9   | B8   | B7  | B6  | B5   | B4   | B3  | B2  | B1  | B0  |  |
|-------------|-----|------|------|------|------|------|------|------|-----|-----|------|------|-----|-----|-----|-----|--|
| Register 82 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | RSV | RSV | PAIR | PAIL | RSV | RSV | RSV | RSV |  |

### **IDX[6:0]:** 101 0010b (52h): Register 82

### PAIR: Power Up/Down for PG2 and PG6 (Gain Amplifier for R-Channel Analog Input)

#### PAIL: Power Up/Down for PG1 and PG5 (Gain Amplifier for L-Channel Analog Input)

Default value: 0

These bits are used to control power up/down for PG2 and PG6 (gain amplifier for analog input).

| PAIR, PAIL = 0 | Power down (default) |
|----------------|----------------------|
| PAIR, PAIL = 1 | Power up             |

#### Registers 84–86

|             | B15 | B14  | B13  | B12  | B11  | B10  | B9   | B8   | B7   | B6   | B5   | B4   | B3   | B2   | B1   | B0   |
|-------------|-----|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| Register 84 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | RSV  | RSV  | RSV  | RSV  | RSV  | MSTR | RSV  | BIT0 |
| Register 85 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | SRST | LRPC | NPR5 | NPR4 | NPR3 | NPR2 | NPR1 | NPR0 |
| Register 86 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | MBST | MSR2 | MSR1 | MSR0 | RSV  | RSV  | RSV  | ZCRS |

### IDX[6:0]: 101 0100b (54h): Register 84

**IDX[6:0]:** 101 0101b (55h): Register 85

**IDX[6:0]:** 101 0110b (56h): Register 86

### MSTR: Master or Slave Selection for Audio Interface

### Default value: 0

This bit is used to select either master or slave mode for the audio interface. In master mode, the PCM1774 generates LRCK and BCK from the system clock. In slave mode, it receives LRCK and BCK from another device.

| MSTR = 0 | Slave interface (default) |
|----------|---------------------------|
| MSTR = 1 | Master interface          |

#### **BIT0: Bit Length Selection for Audio Interface**

Default value: 1

This bit is used to select the data bit length for DAC input.

| BIT0 = 0 | Reserved          |
|----------|-------------------|
| BIT0 = 1 | 16 bits (default) |

### SRST: System Reset

Default value: 0

This bit is used to enable system reset. All circuits are reset by setting SRST = 1. After completing the reset sequence, SRST is set to 0 automatically.

| SRST = 0 | Reset disabled (default) |
|----------|--------------------------|
| SRST = 1 | Reset enabled            |

SLAS551-JULY 2007



### LRPC: LRCK Polarity Control

#### Default value: 0

This bit is used to reverse L-channel and R-channel audio data.

| LRPC = 0 | Normal (default) |
|----------|------------------|
| LRPC = 1 | Reverse          |

## NPR[5:0]: System Clock Rate Selection

Default value: 000000

### MSR[2:0]: System Clock Dividing Rate Selection in Master Mode (Register 70)

Default value: 000

These bits are used to select the system clock rate and the dividing rate of the input system clock. See Table 9 for the details.

| SYSTEM CLOCK | ADC SAMPLING RATE                                 | DAC SAMPLING RATE                                   | REGISTER S | BIT CLOCK |                       |
|--------------|---------------------------------------------------|-----------------------------------------------------|------------|-----------|-----------------------|
| SCK (MHz)    | ADC f <sub>S</sub> (kHz) DAC f <sub>S</sub> (kHz) |                                                     | MSR[2:0]   | NPR[5:0]  | BCK (f <sub>S</sub> ) |
|              | 24 (SC                                            | CK/256)                                             | 010        | 00 0000   | 64                    |
|              | 16 (SC                                            | CK/384)                                             | 011        | 00 0000   | 64                    |
| 6.144        | 12 (SC                                            | CK/512)                                             | 100        | 00 0000   | 64                    |
| 6.144        | 8 (SC                                             | K/768)                                              | 101        | 00 0000   | 64                    |
|              | 6 (SCł                                            | ﴿/1024)                                             | 110        | 00 0000   | 64                    |
|              | 4 (SCł                                            | ﴿/1536)                                             | 111        | 00 0000   | 64                    |
|              | 32 (SC                                            | CK/256)                                             | 010        | 00 0000   | 64                    |
| 8.192        | 16 (SC                                            | CK/512)                                             | 100        | 00 0000   | 64                    |
|              | 8 (SCł                                            | ٢/1024)                                             | 110        | 00 0000   | 64                    |
|              | 48 (SC                                            | CK/256)                                             | 010        | 00 0000   | 64                    |
|              | 32 (SC                                            | CK/384)                                             | 011        | 00 0000   | 64                    |
| 12.288       | 24 (SC                                            | CK/512)                                             | 100        | 00 0000   | 64                    |
| 12.200       | 16 (SC                                            | CK/768)                                             | 101        | 00 0000   | 64                    |
|              | 12 (SC                                            | K/1024)                                             | 110        | 00 0000   | 64                    |
|              | 8 (SCł                                            | 1536)</td <td>111</td> <td>00 0000</td> <td>64</td> | 111        | 00 0000   | 64                    |
|              | 48 (SC                                            | CK/384)                                             | 011        | 00 0000   | 64                    |
| 18.432       | 24 (SC                                            | 101                                                 | 00 0000    | 64        |                       |
|              | 12 (SC                                            | 111                                                 | 00 0000    | 64        |                       |
|              | 22.05 (\$                                         | SCK/256)                                            | 010        | 00 0000   | 64                    |
|              | 14.7 (S                                           | CK/384)                                             | 011        | 00 0000   | 64                    |
| 5.6448       | 11.025 (                                          | SCK/512)                                            | 100        | 00 0000   | 64                    |
| 5.0446       | 7.35 (S                                           | CK/768)                                             | 101        | 00 0000   | 64                    |
|              | 5.5125 (S                                         | SCK/1024)                                           | 110        | 00 0000   | 64                    |
| -            | 3.675 (S                                          | CK/1536)                                            | 111        | 00 0000   | 64                    |
|              | 44.1 (S                                           | CK/256)                                             | 010        | 00 0000   | 64                    |
|              | 29.4 (S                                           | CK/384)                                             | 011        | 00 0000   | 64                    |
| 11 2806      | 22.05 (\$                                         | SCK/512)                                            | 100        | 00 0000   | 64                    |
| 11.2896      | 14.7 (S                                           | CK/768)                                             | 101        | 00 0000   | 64                    |
|              | 11.025 (S                                         | SCK/1024)                                           | 110        | 00 0000   | 64                    |
| -            | 7 35 (S(                                          | CK/1536)                                            | 111        | 00 0000   | 64                    |

Table 9. System Clock Frequency for Common-Audio Clock

(1) Other settings are reserved.

| SYSTEM CLOCK | ADC SAMPLING RATE        | DAC SAMPLING RATE        | REGISTER | BIT CLOCK |                       |
|--------------|--------------------------|--------------------------|----------|-----------|-----------------------|
| SCK (MHz)    | ADC f <sub>S</sub> (kHz) | DAC f <sub>S</sub> (kHz) | MSR[2:0] | NPR[5:0]  | BCK (f <sub>S</sub> ) |
|              | 48.214 (                 | SCK/280)                 | 010      | 00 0010   | 70                    |
|              | 44.407 (                 | SCK/304)                 | 010      | 00 0001   | 76                    |
|              | 32.142 (                 | SCK/420)                 | 010      | 10 0010   | 70                    |
| 10 5         | 24.107 (                 | SCK/560)                 | 100      | 00 0010   | 70                    |
| 13.5         | 22.203 (                 | SCK/608)                 | 100      | 00 0001   | 76                    |
|              | 16.071 (                 | SCK/840)                 | 100      | 10 0010   | 70                    |
|              | 12.053 (\$               | SCK/1120)                | 110      | 00 0010   | 70                    |
|              | 8.035 (S                 | CK/1680)                 | 110      | 10 0010   | 70                    |
|              | 48.214 (                 | SCK/560)                 | 010      | 01 0010   | 70                    |
|              | 44.407 (                 | SCK/608)                 | 010      | 01 0001   | 76                    |
|              | 32.142 (                 | SCK/840)                 | 010      | 11 0010   | 70                    |
|              | 24.107 (\$               | SCK/1120)                | 100      | 01 0010   | 70                    |
| 27           | 22.203 (\$               | SCK/1216)                | 100      | 01 0001   | 76                    |
|              | 16.071 (\$               | SCK/1680)                | 100      | 11 0010   | 70                    |
|              | 12.053 (\$               | 110                      | 01 0010  | 70        |                       |
|              | 8.035 (S                 | CK/3360)                 | 110      | 11 0010   | 70                    |
|              | 48.387 (                 | 010                      | 00 0100  | 62        |                       |
|              | 44.117 (                 | SCK/272)                 | 010      | 00 0011   | 68                    |
|              | 32.258 (                 | SCK/372)                 | 010      | 10 0100   | 62                    |
| 10           | 24.193 (                 | SCK/496)                 | 100      | 00 0100   | 62                    |
| 12           | 22.058 (                 | 100                      | 00 0011  | 68        |                       |
|              | 16.129 (                 | 100                      | 10 0100  | 62        |                       |
|              | 12.096 (                 | 110                      | 00 0100  | 62        |                       |
|              | 8.064 (S                 | 110                      | 10 0100  | 62        |                       |
|              | 48.387 (                 | SCK/496)                 | 010      | 01 0100   | 62                    |
|              | 44.117 (                 | SCK/544)                 | 010      | 01 0011   | 68                    |
|              | 32.258 (                 | SCK/744)                 | 010      | 11 0100   | 62                    |
| 0.4          | 24.193 (                 | SCK/992)                 | 100      | 01 0100   | 62                    |
| 24           | 22.058 (\$               | SCK/1088)                | 100      | 01 0011   | 68                    |
|              | 16.129 (\$               | SCK/1488)                | 100      | 11 0100   | 62                    |
|              | 12.096 (\$               | SCK/1984)                | 110      | 01 0100   | 62                    |
|              | 8.064 (S                 | CK/2976)                 | 110      | 11 0100   | 62                    |
|              | 48.484 (                 | SCK/396)                 | 011      | 00 0110   | 66                    |
|              | 44.444 (                 | SCK/432)                 | 011      | 00 0101   | 72                    |
|              | 32.323 (                 | SCK/594)                 | 011      | 10 0110   | 66                    |
| 10.2         | 24.242 (                 | SCK/792)                 | 101      | 00 0110   | 66                    |
| 19.2         | 22.222 (                 | SCK/864)                 | 101      | 00 0101   | 72                    |
|              | 16.161 (5                | SCK/1188)                | 101      | 10 0110   | 66                    |
|              | 12.121 (\$               | SCK/1584)                | 111      | 00 0110   | 66                    |
|              | 8.080 (S                 | CK/2376)                 | 111      | 10 0110   | 66                    |

TEXAS INSTRUMENTS www.ti.com

Ŀ

| SYSTEM CLOCK | ADC SAMPLING RATE DAC SAMPLING RATE |                          | REGISTER | BIT CLOCK |                       |
|--------------|-------------------------------------|--------------------------|----------|-----------|-----------------------|
| SCK (MHz)    | ADC f <sub>S</sub> (kHz)            | DAC f <sub>S</sub> (kHz) | MSR[2:0] | NPR[5:0]  | BCK (f <sub>S</sub> ) |
|              | 48.484 (                            | SCK/792)                 | 011      | 01 0110   | 66                    |
|              | 44.444 (                            | SCK/864)                 | 011      | 01 0101   | 72                    |
|              | 32.323 (\$                          | SCK/1188)                | 011      | 11 0110   | 66                    |
| 22.4         | 24.242 (\$                          | SCK/1584)                | 101      | 01 0110   | 66                    |
| 38.4         | 22.222 (\$                          | SCK/1728)                | 101      | 01 0101   | 72                    |
|              | 16.161 (\$                          | SCK/2376)                | 101      | 11 0110   | 66                    |
|              | 12.121 (\$                          | SCK/3168)                | 111      | 01 0110   | 66                    |
|              | 8.080 (S                            | SCK/4752)                | 111      | 11 0110   | 66                    |
|              | 47.794 (                            | SCK/272)                 | 010      | 00 1000   | 68                    |
|              | 43.918 (                            | SCK/296)                 | 010      | 00 0111   | 74                    |
|              | 31.862 (                            | SCK/408)                 | 010      | 10 1000   | 68                    |
| 10           | 23.897 (                            | SCK/544)                 | 100      | 00 1000   | 68                    |
| 13           | 21.959 (                            | SCK/592)                 | 100      | 00 0111   | 74                    |
|              | 15.931 (                            | SCK/816)                 | 100      | 10 1000   | 68                    |
|              | 11.948 (\$                          | 110                      | 00 1000  | 68        |                       |
|              | 7.965 (S                            | SCK/1632)                | 110      | 10 1000   | 68                    |
|              | 47.794 (                            | 010                      | 01 1000  | 68        |                       |
|              | 43.918 (                            | SCK/592)                 | 010      | 01 0111   | 74                    |
|              | 31.862 (                            | SCK/816)                 | 010      | 11 1000   | 68                    |
|              | 23.897 (\$                          | SCK/1088)                | 100      | 01 1000   | 68                    |
| 26           | 21.959 (\$                          | 100                      | 01 0111  | 74        |                       |
|              | 15.931 (\$                          | 100                      | 11 1000  | 68        |                       |
|              | 11.948 (\$                          | SCK/2176)                | 110      | 01 1000   | 68                    |
|              | 7.965 (S                            | SCK/3264)                | 110      | 11 1000   | 68                    |
|              | 48.235 (                            | SCK/408)                 | 011      | 00 1010   | 68                    |
|              | 44.324 (                            | SCK/444)                 | 011      | 00 1001   | 74                    |
|              | 32.156 (                            | SCK/612)                 | 011      | 10 1010   | 68                    |
| 10.00        | 24.117 (                            | SCK/816)                 | 101      | 00 1010   | 68                    |
| 19.68        | 22.162 (                            | SCK/888)                 | 101      | 00 1001   | 74                    |
|              | 16.078 (\$                          | SCK/1224)                | 101      | 10 1010   | 68                    |
|              | 12.058 (\$                          | SCK/1632)                | 111      | 00 1010   | 68                    |
|              | 8.039 (S                            | SCK/2448)                | 111      | 10 1010   | 68                    |
|              | 48.235 (                            | SCK/816)                 | 011      | 01 1010   | 68                    |
|              | 44.324 (                            | SCK/888)                 | 011      | 01 1001   | 74                    |
|              | 32.156 (\$                          | SCK/1224)                | 011      | 11 1010   | 68                    |
| 20.20        | 24.117 (\$                          | SCK/1632)                | 101      | 01 1010   | 68                    |
| 39.36        | 22.162 (\$                          | SCK/1776)                | 101      | 01 1001   | 74                    |
|              | 16.078 (\$                          | SCK/2448)                | 101      | 11 1010   | 68                    |
|              | 12.058 (\$                          | SCK/3264)                | 111      | 01 1010   | 68                    |
| -            | 8.039 (S                            | SCK/4896)                | 111      | 11 1010   | 68                    |

# Table 10. System Clock Frequency for Application-Specific Clock (continued)

### MBST: BCK Output Configuration in Master Mode

Default value: 0

This bit is used to control the BCK output configuration in master mode. In master mode, this bit sets the BCK output configuration to normal mode or burst mode. In normal mode (MBST = 0), the BCK clock runs continuously. In burst mode (MBST = 1), the BCK clock runs intermittently, and the number of clock cycles per LRCK period is reduced to equal the number of bits of audio data being transmitted. Operating in burst mode reduces the power consumption of  $V_{IO}$  (I/O cell power supply). This is effective in master mode (register 69 MSTR = 1).

| MBST = 0 | Normal mode (default) |
|----------|-----------------------|
| MBST = 1 | Burst mode            |

### ZCRS: Zero-Cross for Digital Attenuation/Mute and Analog Gain Setting

Default value: 0

This bit is used to enable the zero-cross detector, which reduces zipper noise while the digital soft mute, digital attenuation analog gain setting, or analog volume setting is being changed. If no zero-cross data is input for a  $512/f_S$  period (10.6 ms at a 48-kHz sampling rate), then a time-out occurs and the PCM1774 starts changing the attenuation, gain, or volume level. The zero-cross detector cannot be used with continuous-zero and dc data.

| Register 87 |                               |  |
|-------------|-------------------------------|--|
| ZCRS = 1    | Zero-cross enabled            |  |
| ZCRS = 0    | Zero-cross disabled (default) |  |

|             | B15 | B14  | B13  | B12  | B11  | B10  | B9   | B8   | B7  | B6  | B5   | B4   | B3  | B2  | B1   | В0   |
|-------------|-----|------|------|------|------|------|------|------|-----|-----|------|------|-----|-----|------|------|
| Register 87 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | RSV | RSV | AIR1 | AIR0 | RSV | RSV | AIL1 | AIL0 |

### IDX[6:0]: 101 0111b (57h): Register 87

### AIL0: AIN1L Selector (MUX1)

Default value: 0

This bit is used to select the analog input, AIN1L.

| AILO | AIN L-channel Select |
|------|----------------------|
| 0    | Disconnect (default) |
| 1    | AIN1L                |

### AIR0: AIN1R Selector (MUX2)

Default value: 0

This bit is used to select one of the three stereo analog inputs, AIN1R.

| AIR0 | AIN R-channel Select |
|------|----------------------|
| 0    | Disconnect (default) |
| 1    | AIN1R                |



|                            |         |         |         |        |          |         |        |         |         |           |         |         |         | 35         | A3331-3 |      |
|----------------------------|---------|---------|---------|--------|----------|---------|--------|---------|---------|-----------|---------|---------|---------|------------|---------|------|
| Register 8                 | 8       |         |         |        |          |         |        |         |         |           |         |         |         |            |         |      |
|                            | B15     | B14     | B13     | B12    | B11      | B10     | B9     | B8      | B7      | B6        | B5      | B4      | B3      | B2         | B1      | B0   |
| Register 88                | 0       | IDX6    | IDX5    | IDX4   | IDX3     | IDX2    | IDX1   | IDX0    | RSV     | MXR2      | MXR1    | MXR0    | RSV     | MXL2       | MXL1    | MXLC |
| IDX[6:0]: 1                | 01 100  | 0b (58  | sh): Re | gister | 88       |         |        |         |         |           |         |         |         |            |         |      |
| MXR2: Mix                  | ing SV  | N6 to I | MXR (   | R-Cha  | nnel N   | lixing  | Amp    | lifier) | From    | L-Cha     | annel / | Analog  | Input   | :          |         |      |
| Default val                | ue: 0   |         |         |        |          |         |        |         |         |           |         |         |         |            |         |      |
| This bit is u              | used to | mix th  | ie anal | og sou | urce int | to MX   | R (R-0 | ch mix  | king ar | nplifier  | ) from  | the L-c | h anal  | og inp     | ut.     |      |
| MXR2 = 0                   |         |         |         | Dis    | able (de | efault) |        |         |         |           |         |         |         |            |         |      |
| MXR2 = 1                   |         |         |         | En     | able     |         |        |         |         |           |         |         |         |            |         |      |
| MXR1: Mix                  | ing SV  | N4 to I | MXR (   | R-Cha  | nnel N   | lixing  | Amp    | lifier) | From    | R-Cha     | annel   | Analog  | j Inpu  | t          |         |      |
| Default val                | ue: 0   |         |         |        |          |         |        |         |         |           |         |         |         |            |         |      |
| This bit is u              | used to | mix th  | ie anal | og sou | urce int | to MX   | R (R-0 | ch mix  | king ar | nplifier  | ) from  | the R-c | h ana   | log inp    | out.    |      |
| MXR1 = 0 Disable (default) |         |         |         |        |          |         |        |         |         |           |         |         |         |            |         |      |
| MXR1 = 1                   |         |         |         | En     | able     |         |        |         |         |           |         |         |         |            |         |      |
| MXR0: Mix                  | ing SV  | N5 to I | MXR (   | R-Cha  | nnel N   | lixing  | Amp    | lifier) | From    | R-Cha     | annel   | DAC     |         |            |         |      |
| Default val                | ue: 0   |         |         |        |          |         |        |         |         |           |         |         |         |            |         |      |
| This bit is u              | used to | mix th  | ie anal | og sou | urce int | to MX   | R (R-0 | ch mix  | king ar | nplifier  | ) from  | the R-c | h DAC   | <b>C</b> . |         |      |
| MXR0 = 0                   |         |         |         | Dis    | able (de | efault) |        |         |         |           |         |         |         |            |         |      |
| MXR0 = 1                   |         |         |         | En     | able     |         |        |         |         |           |         |         |         |            |         |      |
| MXL2: Mix                  | ing SV  | V3 to I | MXL (I  | Char   | nnel M   | ixing   | Ampl   | ifier)  | From    | R-Cha     | nnel A  | nalog   | Input   |            |         |      |
| Default val                | ue: 0   |         |         |        |          |         |        |         |         |           |         |         |         |            |         |      |
| This bit is u              | used to | mix th  | ie anal | og sou | urce int | to MX   | L (L-c | h mix   | ing arr | nplifier) | from t  | he R-cl | h anal  | og inp     | ut.     |      |
| MXL2 = 0                   |         |         |         | Dis    | able (de | efault) |        |         |         |           |         |         |         |            |         |      |
| MXL2 = 1                   |         |         |         | En     | able     |         |        |         |         |           |         |         |         |            |         |      |
| MXL1: Mix                  | ing SV  | V1 to I | MXL (I  | Char   | nnel M   | ixing   | Ampl   | ifier)  | From    | L-Cha     | nnel A  | nalog   | Input   |            |         |      |
| Default val                | ue: 0   |         |         |        |          |         |        |         |         |           |         |         |         |            |         |      |
| This bit is u              | used to | mix th  | ie anal | og sou | urce int | to MX   | L (L-c | h mix   | ing arr | nplifier) | from t  | he L-ch | n analo | og inpu    | ut.     |      |
| MXL1 = 0                   |         |         |         | Dis    | able (de | efault) |        |         |         |           |         |         |         |            |         |      |
| MXL1 = 1                   |         |         |         | En     | able     |         |        |         |         |           |         |         |         |            |         |      |
| MXL0: Mix                  | ing SV  | V2 to I | MXL (I  | Char   | nnel M   | ixing   | Ampl   | ifier)  | From    | L-Cha     | nnel D  | AC      |         |            |         |      |
| Default val                | ue: 0   |         |         |        |          |         |        |         |         |           |         |         |         |            |         |      |
| This bit is u              | used to | mix th  | ie anal | og sou | urce int | to MX   | L (L-c | h mix   | ing arr | nplifier) | from t  | he L-ch | n DAC   |            |         |      |
| MXL0 = 0                   |         |         |         | Dis    | able (de | efault) |        |         |         |           |         |         |         |            |         |      |

| MXL0 = 0 | Disable (default) |
|----------|-------------------|
| MXL0 = 1 | Enable            |

| PCM1774           |
|-------------------|
| SLAS551-JULY 2007 |



#### **Register 89**

| 0           |     |      |      |      |      |      |      |      |     |      |      |      |     |      |      |      |   |
|-------------|-----|------|------|------|------|------|------|------|-----|------|------|------|-----|------|------|------|---|
|             | B15 | B14  | B13  | B12  | B11  | B10  | B9   | B8   | B7  | B6   | B5   | B4   | B3  | B2   | B1   | B0   |   |
| Register 89 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | RSV | GMR2 | GMR1 | GMR0 | RSV | GML2 | GML1 | GML0 | I |

## IDX[6:0]: 101 1001b (59h): Register 89

GMR[2:0]: Gain Level Control for PG6 (Gain Amplifier for Analog Input or R-Channel Bypass)

GML[2:0]: Gain Level Control for PG5 (Gain Amplifier for Analog Input or L-Channel Bypass)

### Default value: 000

These bits are used for setting the gain level of the analog source to the mixing amplifier. It is recommended to set the gain level to avoid saturation in the analog mixer.

| GMR[2:0]<br>GML[2:0] | Gain Level Control for PG6<br>Gain Level Control for PG5 |  |
|----------------------|----------------------------------------------------------|--|
| 000                  | -21 dB (default)                                         |  |
| 0 0 1                | –18 dB                                                   |  |
| 010                  | –15 dB                                                   |  |
| 011                  | –12 dB                                                   |  |
| 100                  | –9 dB                                                    |  |
| 101                  | 6 dB                                                     |  |
| 110                  | 3 dB                                                     |  |
| 111                  | 0 dB                                                     |  |

### Register 90

|             | B15 | B14  | B13  | B12  | B11  | B10  | B9   | B8   | B7  | B6  | B5  | B4  | B3  | B2  | B1   | B0   |
|-------------|-----|------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|------|------|
| Register 90 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | RSV | RSV | RSV | RSV | RSV | RSV | G20R | G20L |

### IDX[6:0]: 101 1010b (5Ah): Register 90

### G20R: 20-dB Boost for PG2 (Gain Amplifier for AIN1R)

Default value: 0

This bit is used to boost the microphone signal when the analog input is small.

| G12R<br>(REGISTER 124) | G20R<br>(REGISTER 90) | PG2 GAIN       |
|------------------------|-----------------------|----------------|
| 0                      | 0                     | 0 dB (default) |
| 0                      | 1                     | 20 dB          |
| 1                      | 0                     | 12 dB          |
| 1                      | 1                     | Reserved       |

### G20L: 20-dB Boost for PG1 (Gain Amplifier for AIN1L)

### Default value: 0

This bit is used to boost the microphone signal when the analog input is small.

| G12L<br>(REGISTER 124) | G20L<br>(REGISTER 90) | PG1 GAIN       |
|------------------------|-----------------------|----------------|
| 0                      | 0                     | 0 dB (default) |
| 0                      | 1                     | 20 dB          |
| 1                      | 0                     | 12 dB          |
| 1                      | 1                     | Reserved       |

|             | B15 | B14  | B13  | B12  | B11  | B10  | B9   | B8   | B7   | B6  | B5  | B4   | B3   | B2   | B1   | В0   |
|-------------|-----|------|------|------|------|------|------|------|------|-----|-----|------|------|------|------|------|
| Register 92 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | LPAE | RSV | RSV | LGA4 | LGA3 | LGA2 | LGA1 | LGA0 |

#### IDX[6:0]: 101 1100b (5Ch): Register 92

### LPAE: Gain Adjustment for Bass Boost Gain Control

Default value: 0

A gain setting for bass boost may cause digital data saturation, depending on the input data level. Where this could occur, LPAE can be used to set the same attenuation level as the bass boost gain level for the digital input data.

| LPAE = 0 | Disable (default) |
|----------|-------------------|
| LPAE = 1 | Enable            |

#### LGA[4:0]: Bass Boost Gain Control

Default value: 0 0000

These bits are used to set the bass boost gain level for the digital data. The detailed characteristics are shown in the *Typical Performance Curves*.

| LGA[4:0] | TONE CONTROL GAIN (BASS) | LGA[4:0] | TONE CONTROL GAIN (BASS) |
|----------|--------------------------|----------|--------------------------|
| 0 0000   | 0 dB (default)           | 0 1111   | 0 dB                     |
| 0 0011   | 12 dB                    | 1 0000   | -1 dB                    |
| 0 0100   | 11 dB                    | 1 0001   | -2 dB                    |
| 0 0101   | 10 dB                    | 1 0010   | –3 dB                    |
| 0 0110   | 9 dB                     | 1 0011   | -4 dB                    |
| 0 0111   | 8 dB                     | 1 0100   | –5 dB                    |
| 0 1000   | 7 dB                     | 1 0101   | -6 dB                    |
| 0 1001   | 6 dB                     | 1 0110   | -7 dB                    |
| 0 1010   | 5 dB                     | 1 0111   | –8 dB                    |
| 0 1011   | 4 dB                     | 1 1000   | –9 dB                    |
| 0 1100   | 3 dB                     | 1 1001   | -10 dB                   |
| 0 1101   | 2 dB                     | 1 1010   | –11 dB                   |
| 0 1110   | 1 dB                     | 1 1011   | –12 dB                   |





|             | B15 | B14  | B13  | B12  | B11  | B10  | B9   | B8   | B7  | B6  | B5  | B4   | B3   | B2   | B1   | B0   |
|-------------|-----|------|------|------|------|------|------|------|-----|-----|-----|------|------|------|------|------|
| Register 93 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | RSV | RSV | RSV | MGA4 | MGA3 | MGA2 | MGA1 | MGA0 |

#### IDX[6:0]: 101 1101b (5Dh): Register 93

### MGA[4:0]: Middle Boost Gain Control

Default value: 0 0000

These bits are used to set the midrange boost gain level for the digital data. The detailed characteristics are shown in the *Typical Performance Curves*.

| MGA[4:0] | TONE CONTROL GAIN (MIDRANGE) | MGA[4:0] | TONE CONTROL GAIN (MIDRANGE) |
|----------|------------------------------|----------|------------------------------|
| 0 0000   | 0 dB (default)               | 0 1111   | 0 dB                         |
| 0 0011   | 12 dB                        | 1 0000   | -1 dB                        |
| 0 0100   | 11 dB                        | 1 0001   | -2 dB                        |
| 0 0101   | 10 dB                        | 1 0010   | –3 dB                        |
| 0 0110   | 9 dB                         | 1 0011   | -4 dB                        |
| 0 0111   | 8 dB                         | 1 0100   | –5 dB                        |
| 0 1000   | 7 dB                         | 1 0101   | -6 dB                        |
| 0 1001   | 6 dB                         | 1 0110   | -7 dB                        |
| 0 1010   | 5 dB                         | 1 0111   | –8 dB                        |
| 0 1011   | 4 dB                         | 1 1000   | –9 dB                        |
| 0 1100   | 3 dB                         | 1 1001   | -10 dB                       |
| 0 1101   | 2 dB                         | 1 1010   | –11 dB                       |
| 0 1110   | 1 dB                         | 1 1011   | –12 dB                       |

#### **Register 94**

|             | B15 | B14  | B13  | B12  | B11  | B10  | B9   | B8   | B7  | B6  | B5  | B4   | B3   | B2   | B1   | В0   |
|-------------|-----|------|------|------|------|------|------|------|-----|-----|-----|------|------|------|------|------|
| Register 94 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | RSV | RSV | RSV | HGA4 | HGA3 | HGA2 | HGA1 | HGA0 |

#### IDX[6:0]: 101 1110b (5Eh): Register 94

#### HGA[4:0]: Treble Boost Gain Control (f<sub>C</sub> = 5 kHz)

#### Default value: 0 0000

These bits are used to set the treble boost gain level for the digital data. The detailed characteristics are shown in the *Typical Performance Curves*.

| HGA[4:0] | TONE CONTROL GAIN (TREBLE) | HGA[4:0] | TONE CONTROL GAIN (TREBLE) |
|----------|----------------------------|----------|----------------------------|
| 0 0000   | 0 dB (default)             | 0 1111   | 0 dB                       |
| 0 0011   | 12 dB                      | 1 0000   | -1 dB                      |
| 0 0100   | 11 dB                      | 1 0001   | -2 dB                      |
| 0 0101   | 10 dB                      | 1 0010   | –3 dB                      |
| 0 0110   | 9 dB                       | 1 0011   | -4 dB                      |
| 0 0111   | 8 dB                       | 1 0100   | –5 dB                      |
| 0 1000   | 7 dB                       | 1 0101   | -6 dB                      |
| 0 1001   | 6 dB                       | 1 0110   | -7 dB                      |
| 0 1010   | 5 dB                       | 1 0111   | -8 dB                      |
| 0 1011   | 4 dB                       | 1 1000   | –9 dB                      |
| 0 1100   | 3 dB                       | 1 1001   | -10 dB                     |
| 0 1101   | 2 dB                       | 1 1010   | –11 dB                     |
| 0 1110   | 1 dB                       | 1 1011   | -12 dB                     |

|             | B15 | B14  | B13  | B12  | B11  | B10  | B9   | B8   | B7  | B6   | B5  | B4   | B3   | B2   | B1   | B0   |  |
|-------------|-----|------|------|------|------|------|------|------|-----|------|-----|------|------|------|------|------|--|
| Register 95 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | RSV | 3DEN | RSV | 3FL0 | 3DP3 | 3DP2 | 3DP1 | 3DP0 |  |

#### **IDX[6:0]:** 101 1111b (5Fh): Register 95

### **3DEN: 3-D Sound Effect Enable**

Default value: 0

This bit is used for enabling the 3-D sound effect filter. This filter has two independently controlled parameters.

| 3DEN = 0 | Disable (default) |
|----------|-------------------|
| 3DEN = 1 | Enable            |

### 3FL0: Filter Selection for 3-D Sound

Default value: 0

This bit is used for selecting from two types of filter, narrow and wide. These filters have a different 3-D performance effect.

| 3FL0 = 0 | Narrow (default) |
|----------|------------------|
| 3FL0 = 1 | Wide             |

## 3DP[3:0]: Efficiency for 3-D Sound Effects

Default value: 0000

These bits are used for adjusting the 3-D sound efficiency. Higher percentages have greater efficiency.

| 3DP[3:0]  | 3D Sound Effect Efficiency |  |
|-----------|----------------------------|--|
| 0000      | 0% (default)               |  |
| 0001      | 10%                        |  |
| 0010      | 20%                        |  |
| 0011      | 30%                        |  |
| 0100      | 40%                        |  |
| 0101      | 50%                        |  |
| 0110      | 60%                        |  |
| 0111      | 70%                        |  |
| 1000      | 80%                        |  |
| 1001      | 90%                        |  |
| 1010      | 100%                       |  |
| 1011      | Reserved                   |  |
| :<br>1111 | Reserved                   |  |

| PCM1774           |
|-------------------|
| SLAS551-JULY 2007 |



|             | B15 | B14  | B13  | B12  | B11  | B10  | B9   | B8   | B7  | B6  | B5  | B4  | B3  | B2  | B1  | В0   |
|-------------|-----|------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|------|
| Register 96 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | RSV | MXEN |

IDX[6:0]: 110 0000b (60h): Register 96

### **MXEN: Digital Monaural Mixing**

Default value: 0

This bit is used to enable or disable monaural mixing in the section that combines L-ch data and R-ch data.

| MXEN = 0     |                         | Stereo (default) |      |      |      |      |      |      |     |     |     |     |     |     |      |      |
|--------------|-------------------------|------------------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|------|------|
| MXEN = 1     | KEN = 1 Monaural Mixing |                  |      |      |      |      |      |      |     |     |     |     |     |     |      |      |
| Register 12  | 24                      |                  |      |      |      |      |      |      |     |     |     |     |     |     |      |      |
|              | B15                     | B14              | B13  | B12  | B11  | B10  | B9   | B8   | B7  | B6  | B5  | B4  | B3  | B2  | B1   | B0   |
| Register 124 | 0                       | IDX6             | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | RSV | RSV | RSV | RSV | RSV | RSV | G12R | G12L |

IDX[6:0]: 111 1100b (7Ch): Register 124

### G12R: 12 dB Boost for PG2 (Gain Amp for AIN1R and AIN2R)

### G12L: 12 dB Boost for PG1 (Gain Amp for AIN1L and AIN2L)

#### Default value: 0

This bit is used to boost a small analog signal, microphone input. See Register 90 information for the detail settings.



|              | B15 | B14  | B13  | B12  | B11  | B10  | B9   | B8   | B7  | B6   | B5   | B4   | B3   | B2   | B1   | B0   |
|--------------|-----|------|------|------|------|------|------|------|-----|------|------|------|------|------|------|------|
| Register 125 | 0   | IDX6 | IDX5 | IDX4 | IDX3 | IDX2 | IDX1 | IDX0 | RSV | PTM1 | PTM0 | RES4 | RES3 | RES2 | RES1 | RES0 |

IDX[6:0]: 111 1101b (7Dh): Register 125

### PTM[1:0]: Power-Up/Down Time Control

Default value: 00

### RES[4:0]: Resister Value Control

Default value: 1 1100

These bits are used to optimize audible pop noise and ramp up time for headphone output at device power on/off.

| RES[1:0] | V <sub>COM</sub> REGISTER VALUE |
|----------|---------------------------------|
| 1 0000   | 60 kΩ                           |
| 1 1000   | 24 kΩ                           |
| 1 1100   | 12 kΩ                           |
| 1 1110   | 6 kΩ                            |
| Others   | Reserved                        |

#### Table 11. Power Up/Down Time Control

| V <sub>COM</sub> CAPACITOR<br>[µF] | RES[4:0] | PTM[1:0]    | POWER-UP TIME<br>[ms] | POWER-DOWN<br>TIME [ms] | NOTE    |
|------------------------------------|----------|-------------|-----------------------|-------------------------|---------|
|                                    | 1 1110   | 00          | 450                   | 750                     |         |
| 10                                 | 1 1100   | 11          | 900                   | 1500                    |         |
| 10                                 | 1 1000   | Do not set. | -                     | -                       |         |
|                                    | 1 0000   | Do not set. | -                     | -                       |         |
|                                    | 1 1110   | 01          | 250                   | 400                     |         |
| 4.7                                | 1 1100   | 00          | 450                   | 750                     | Default |
| 4.7                                | 1 1000   | 11          | 900                   | 1500                    |         |
|                                    | 1 0000   | Do not set. | -                     | -                       |         |
|                                    | 1 1110   | 10          | 100                   | 300                     |         |
|                                    | 1 1100   | 01          | 250                   | 400                     |         |
| 2.2                                | 1 1000   | 00          | 450                   | 750                     |         |
|                                    | 1 0000   | 11          | 900                   | 1500                    |         |
|                                    | 1 1110   | Do not set. | -                     | -                       |         |
|                                    | 1 1100   | 10          | 100                   | 300                     |         |
| 1                                  | 1 1000   | 01          | 250                   | 400                     |         |
|                                    | 1 0000   | 00          | 450                   | 750                     |         |

#### **CONNECTION DIAGRAMS**



Figure 24. Connection Diagram

#### Table 12. Recommended External Parts

| C <sub>1</sub> –C <sub>2</sub>                   | 1 µF      |
|--------------------------------------------------|-----------|
| C <sub>3</sub>                                   | 1–4.7 μF  |
| C <sub>4</sub>                                   | 0.1 µF    |
| C <sub>5</sub> , C <sub>6</sub> , C <sub>7</sub> | 1–4.7 μF  |
| C <sub>8</sub> , C <sub>9</sub>                  | 10–220 μF |



| $C_L, C_R - \mu F$ | f <sub>C</sub> – Hz |
|--------------------|---------------------|
| 10                 | 995                 |
| 47                 | 212                 |
| 100                | 100                 |
| 220                | 45                  |



| $C_L, C_R - \mu F$ | f <sub>C</sub> – Hz |
|--------------------|---------------------|
| 10                 | 770                 |
| 47                 | 163                 |
| 100                | 77                  |
| 220                | 35                  |

S0223-01

### Figure 25. High-Pass Filter for Headphone Output



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| PCM1774RGPR      | ACTIVE        | QFN          | RGP                | 20   | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | 1774                    | Samples |
| PCM1774RGPT      | ACTIVE        | QFN          | RGP                | 20   | 250            | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | 1774                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM



Texas

\*All dimensions are nominal

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| PCM1774RGPR | QFN             | RGP                | 20 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| PCM1774RGPR | QFN             | RGP                | 20 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| PCM1774RGPT | QFN             | RGP                | 20 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| PCM1774RGPT | QFN             | RGP                | 20 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

25-Feb-2023



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| PCM1774RGPR | QFN          | RGP             | 20   | 3000 | 367.0       | 367.0      | 35.0        |
| PCM1774RGPR | QFN          | RGP             | 20   | 3000 | 356.0       | 356.0      | 35.0        |
| PCM1774RGPT | QFN          | RGP             | 20   | 250  | 210.0       | 185.0      | 35.0        |
| PCM1774RGPT | QFN          | RGP             | 20   | 250  | 210.0       | 185.0      | 35.0        |

# **RGP 20**

4 x 4, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height

VERY THIN QUAD FLATPACK



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RGP0020D**

# **PACKAGE OUTLINE**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



# **RGP0020D**

# **EXAMPLE BOARD LAYOUT**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RGP0020D**

# **EXAMPLE STENCIL DESIGN**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated