SLLS444A-DECEMBER 2000



## **FEATURES**

ISTRUMENTS www.ti.com

- A Member of the MuxIt<sup>™</sup> Serializer-Deserializer Building-Block Chip Family
- Supports Serialization of up to 10 Bits of Parallel Data Input at Rates up to 200 Mbps
- PLL Lock/Valid Input Provided to Enable Link . **Data Transfers**
- Cascadable With Additional SN65LVDS151 MuxIt Serializer-Transmitters for Wider Parallel Input Data Channel Widths
- LVDS Compatible Differential Inputs and **Outputs Meet or Exceed the Requirements of** ANSI TIA/EIA-644-A
- LVDS Inputs and Outputs ESD Protection Exceeds 12 kV HBM
- LVTTL Compatible Inputs for Lock/Valid, Enables, and Parallel Data Inputs Are 5-V Tolerant
- **Operates With 3.3 V Supply**
- Packaged in 32-Pin DA Thin Shrink **Small-Outline Package With 26 Mil Terminal** Pitch

## DESCRIPTION

MuxIt is a family of general-purpose, multiple-chip building blocks for implementing parallel data serializers and deserializers. The system allows for wide parallel data to be transmitted through a reduced number of transmission lines over distances greater than can be achieved with a single-ended (e.g., LVTTL or LVCMOS) data interface. The number of bits multiplexed per transmission line is user-selectable and allows for higher transmission efficiencies than with existing fixed ratio solutions. MuxIt utilizes the LVDS (TIA/EIA-644-A) low voltage differential signaling technology for communications between the data source and data destination.

The MuxIt family initially includes three devices supporting simplex communications: the SN65LVDS150 phase locked loop frequency multiplier, the SN65LVDS151 serializer-transmitter, and the SN65LVDS152 receiver-deserializer.

The SN65LVDS151 consists of a 10-bit parallel-in/serial-out shift register, three LVDS differential transmission line receivers, a pair of LVDS differential transmission line drivers, plus associated input buffers. It accepts up to 10 bits of user data on parallel data inputs (DI-0  $\rightarrow$  DI-9) and serializes (multiplexes) the data for transmission over an LVDS transmission line link. Two or more SN65LVDS151 units may be connected in series (cascaded) to accommodate wider parallel data paths for higher serialization values. Data is transmitted over the LVDS serial link at M times the input parallel data clock frequency. The multiplexing ratio M, or number of bits per data clock cycle, is programmed on the companion SN65LVDS150 MuxIt programmable PLL frequency multiplier with configuration pins (M1  $\rightarrow$  M5). The range of multiplexing ratio M supported by the SN65LVDS150 MuxIt programmable PLL frequency multiplier is between 4 and 40. Table 1 shows some of the combinations of LCRI and MCI supported by the SN65LVDS150 MuxIt programmable PLL frequency multiplier.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. MuxIt is a trademark of Texas Instruments.

|                                                                                                                                                                          | (Marked as 6                                                                                     | 5LVDS151)                                                                                    |                                                                                                                            |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| V <sub>CC</sub> [<br>GND [<br>LCRI+ [<br>LCRI- [<br>CI_EN [<br>DI-9 [<br>DI-8 [<br>DI-7 [<br>DI-6 [<br>DI-5 [<br>DI-3 [<br>DI-3 [<br>DI-2 [<br>DI-1 [<br>DI-0 [<br>GND [ | 1 <sup>O</sup><br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16 | 32<br>31<br>30<br>29<br>28<br>27<br>26<br>25<br>24<br>23<br>22<br>21<br>20<br>19<br>18<br>17 | CI-<br>CI+<br>LVI<br>MCI-<br>MCI+<br>GND<br>Vcc<br>LCO-<br>LCO-<br>LCO_EN<br>LCO_EN<br>LCO_EN<br>UCC5<br>GND<br>DO+<br>DO- |
|                                                                                                                                                                          |                                                                                                  |                                                                                              |                                                                                                                            |

SN65LVDS151DA



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **DESCRIPTION (CONTINUED)**

Data is parallel loaded into the SN65LVDS151 input latches on the first rising edge of the M-clock input (MCI) signal following a rising edge of the link clock reference input (LCRI). The data is read out serially from the SN65LVDS151 shift registers on the rising edges of the M-clock input (MCI). The lowest order bit of parallel input data, DI-0, is output from DO on the third rising edge of MCI following the rising edge of LCRI. The remaining bits of parallel input data, DI-1  $\rightarrow$  DI-(M-1) are clocked out sequentially, in ascending order, by subsequent MCI rising edges. The link clock output (LCO) signal rising edge is synchronized to the data output (DO) by an internal circuit clocked by MCI. The LCO signal rising edge follows the first rising edge of MCI after the rising edge of LCRI. Examples of operating waveforms for values of M = 4 and M = 10 are provided in Table 1.

Both the LCRI and MCI signals are intended to be sourced from the SN65LVDS150 MuxIt programmable frequency multiplier. They are carried over LVDS differential connections to minimize skew and jitter. The SN65LVDS151 includes LVDS differential line drivers for both the serialized data output (DO) stream and the link clock output (LCO). The cascade input (CI) is also an LVDS connection, and when it is used it is tied to the DO output of the preceding SN65LVDS151.

An internal power-on reset (POR) and an enable input (EN) control the operation of the SN65LVDS151. When  $V_{CC}$  is below 1.5 V, or when EN is low, the device is in a low-power disabled state, and the DO and LCO differential outputs are in a high-impedance state. When  $V_{CC}$  is above 3 V and EN is high, the device and the two differential outputs are enabled and operating to specifications. The link clock output enable input (LCO\_EN) is used to turn off the LCO output when it is not being used. Cascade input enable (CI\_EN) is used to turn off the CI input when it is not being used.

Serialized data bits are output from the DO output, starting in ascending order, from parallel input bit DI-0. The number of serialized data bits output per data clock cycle is determined by the multiplexing ratio M. For values of M less than or equal to 10, the cascade input (CI±) is not used, and only the first M parallel input bits (DI-0 though DI-[M-1]) are used. For values of M greater than 10, all ten parallel input bits (DI-0 though DI-9) are used, and the cascade input is used to shift in the remaining data bits from additional SN65LVDS151 serializers. Table 2 shows which input data bits are used as a function of the multiplier M.

|    | LCRI    | , MHz   | MCI,    | MHz     |
|----|---------|---------|---------|---------|
| м  | MINIMUM | MAXIMUM | MINIMUM | MAXIMUM |
| 4  | 5       | 50      | 20      | 200     |
| 10 | 5       | 20      | 50      | 200     |
| 20 | 5       | 10      | 100     | 200     |
| 40 | 5       | 5       | 200     | 200     |

#### Table 1. Example Combinations of LCRI and MCI Supported by the SN65LVDS150 Muxit Programmable PLL Frequency Multiplier

SLLS444A-DECEMBER 2000

| Table 2. Input Data Bits Used as a Function of the Multiplier M | Table 2. In | put Data Bits | Used as a Fu | inction of the | Multiplier M |
|-----------------------------------------------------------------|-------------|---------------|--------------|----------------|--------------|
|-----------------------------------------------------------------|-------------|---------------|--------------|----------------|--------------|

|                                | M = 4   | M = 5   | M = 6   | M = 7   | M = 8   | M = 9   | M = 10  | M >10   |
|--------------------------------|---------|---------|---------|---------|---------|---------|---------|---------|
| 1 <sup>st</sup> bit output     | DI-0    |
| 2 <sup>nd</sup> bit output     | DI-1    |
| 3 <sup>rd</sup> bit output     | DI-2    |
| 4 <sup>th</sup> bit output     | DI-3    |
| 5 <sup>th</sup> bit output     | Invalid | DI-4    |
| 6 <sup>th</sup> bit output     | Invalid | Invalid | DI-5    | DI-5    | DI-5    | DI-5    | DI-5    | DI-5    |
| 7 <sup>th</sup> bit output     | Invalid | Invalid | Invalid | DI-6    | DI-6    | DI-6    | DI-6    | DI-6    |
| 8 <sup>th</sup> bit output     | Invalid | Invalid | Invalid | Invalid | DI-7    | DI-7    | DI-7    | DI-7    |
| 9 <sup>th</sup> bit output     | Invalid | Invalid | Invalid | Invalid | Invalid | DI-8    | DI-8    | DI-8    |
| 10 <sup>th</sup> bit output    | Invalid | Invalid | Invalid | Invalid | Invalid | Invalid | DI-9    | DI-9    |
| 11 <sup>th</sup> + bits output | Invalid | CI bits |





NOTE: The CI input includes a 110  $\Omega$  termination resistor.

DO

DI(9)

DI(0)

DI(1)

DI(2)

DI(3)

DI(4)

Figure 1. Operating Waveform Examples

**Current Frame** 

DI(5)

DI(6) X DI(7)

DI(8)

DI(9)

DI(0)

#### SLLS444A-DECEMBER 2000



### EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS





### **Terminal Functions**

| TERMINAL<br>NAME NO. |               | Ι/Ο ΤΥΡΕ |       | DECODIDION                                                                                                                                                                                                                                                                                                                                                                                               |
|----------------------|---------------|----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                      |               | 1/0      | TTPE  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                              |
| CI+, CI–             | 31, 32        | I        | LVDS  | Cascade input. This may be used to connect additional SN65LVDS151 units when the multiplexing ratio M value is greater than 10. This input has an internal $110-\Omega$ nominal termination resistor.                                                                                                                                                                                                    |
| CI_EN                | 5             | I        | LVTTL | Cascade input enable. Used to enable or disable the cascade input differential receiver. A high-level input enables the CI input, a low-level input disables the CI input.                                                                                                                                                                                                                               |
| DO-, DO+             | 17, 18        | 0        | LVDS  | Data output. This is the data being transmitted to the destination end of the serial link, or being supplied to another SN65LVDS151 unit in cascade.                                                                                                                                                                                                                                                     |
| EN                   | 22            | I        | LVTTL | Enable. Controls device operation. A high-level input enables the device; a low-level input disables and resets the device. When initially enabled, all outputs are in a low-level condition.                                                                                                                                                                                                            |
| GND                  | 2, 16, 19, 27 |          | NA    | Circuit ground                                                                                                                                                                                                                                                                                                                                                                                           |
| LCO+, LCO-           | 25, 24        | 0        | LVDS  | Link clock output This is the data block synchronization clock being transmitted to the destination end of the serial link.                                                                                                                                                                                                                                                                              |
| LCO_EN               | 21            | I        | LVTTL | Link clock output enable. Used to disable the link clock output when it is not being used. A high-level input enables the LCO output; a low-level input disables the LCO output.                                                                                                                                                                                                                         |
| LCRI+, LCR-          | 3, 4          | I        | LVDS  | Link clock reference input. This is the clock for latching in the parallel data; it comes from the PLL frequency multiplier.                                                                                                                                                                                                                                                                             |
| LVI                  | 30            | I        | LVTTL | Lock/valid input. This is a signal required for proper MuxIt system operation. It is directly connected to the LVO output of a SN65LVDS150. It is used to inhibit the operation of this device until after the PLL has stabilized. A low level input forces a reset of the internal latches and shift registers, and forces the DO and LCO outputs to a low level. A high level input enables operation. |
| MCI+, MC-            | 28, 29        | I        | LVDS  | M-clock input. This is the high frequency multiplied clock input from the local PLL frequency multiplier. It synchronizes the transmission of the link data                                                                                                                                                                                                                                              |
| DI-9-DI-0            | 6-15          | I        | LVTTL | Parallel data inputs. Data is latched into the device on the first rising edge of MCI following a rising edge of LCRI.                                                                                                                                                                                                                                                                                   |
| V <sub>cc</sub>      | 1, 23, 26     |          | NA    | Supply voltage                                                                                                                                                                                                                                                                                                                                                                                           |
| VCC5                 | 20            |          | NA    | 5-V $V_{CC}$ tolerance bias. Tied to 5 V nominal when the LVTTL inputs are being driven by a device powered from a 5-V supply, otherwise tied to local $V_{CC}$                                                                                                                                                                                                                                          |

### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                          |                                                  | UNIT                         |  |
|----------------------------------------------------------|--------------------------------------------------|------------------------------|--|
| Supply voltage range, V <sub>CC</sub> <sup>(2)</sup>     |                                                  | –0.5 V to 4 V                |  |
|                                                          | DI-0 through DI-9 inputs                         | -0.5 V to VCC5 +0.5 V        |  |
| Voltage range                                            | EN, CI_EN, LCO_EN, LVI inputs, VCC5              | –0.5 V to 5.5 V              |  |
|                                                          | CI±, LCRI±, or MCI± Inputs, DO±, or LCO± outputs | –0.5 to 4 V                  |  |
| Electrostatic discharge, human hady madal <sup>(3)</sup> | MCI±, LCRI±, CI±, DO±, LCO±, and GND             | ±12 kV                       |  |
| Electrostatic discharge, human body model <sup>(3)</sup> | All pins                                         | ±2 kV                        |  |
| Charged-device model <sup>(4)</sup>                      | All pins                                         | ±500 V                       |  |
| Continuous power dissipation                             |                                                  | See Dissipation Rating Table |  |
| Storage temperature range                                |                                                  | –65°C to 150°C               |  |
| Lead temperature 1,6 mm (1/16 inch) from case            | e for 10 seconds                                 | 260°C                        |  |

(1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating* conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

All voltage values, except differential I/O bus voltages, are with respect to network ground terminal. Tested in accordance with JEDEC Standard 22, Test Method A114-B. Tested in accordance with JEDEC Standard 22, Test Method C101. (2)

(3) (4)

## **DISSIPATION RATING TABLE**

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|---------------------------------------|------------------------------------------------|---------------------------------------|
| DA      | 1453 mW                               | 11.6 mW/°C                                     | 756 mW                                |

## **RECOMMENDED OPERATING CONDITIONS**

|                 |                                         |                                       | MIN                  | NOM | MAX                        | UNIT |
|-----------------|-----------------------------------------|---------------------------------------|----------------------|-----|----------------------------|------|
| V <sub>CC</sub> | Supply voltage                          |                                       | 3                    | 3.3 | 3.6                        | V    |
| VIH             | High-level input voltage                | DI-0 - DI-9, EN, LVI, LCO_EN, CI_EN   | 2                    |     |                            | V    |
| $V_{IL}$        | Low-level input voltage                 | - DI-0 - DI-9, EN, EVI, ECO_EN, CI_EN |                      |     | 0.8                        | V    |
| $ V_{ID} $      | Magnitude of differential input voltage |                                       | 0.1                  |     | 0.6                        | V    |
| V <sub>IC</sub> | Common-mode input voltage               | LCRI, MCI, CI                         | $\frac{ V_{ID} }{2}$ |     | $2.4 - \frac{ V_{ D} }{2}$ | V    |
|                 |                                         |                                       |                      |     | V <sub>CC</sub> -0.8       | V    |
| T <sub>A</sub>  | Operating free-air temperature          |                                       | 40                   |     | 85                         | °C   |

### TIMING REQUIREMENTS

|                    | PARAMETERS                                                             |                       | TEST CONDITIONS | MIN                | MAX                | UNIT |
|--------------------|------------------------------------------------------------------------|-----------------------|-----------------|--------------------|--------------------|------|
| t <sub>su(1)</sub> | LCRI∱setup time before MCI↑                                            |                       | See Figure 2    | 0.5                |                    | ns   |
| t <sub>h(1)</sub>  |                                                                        |                       | — See Figure 2  | 0.3                |                    | ns   |
| t <sub>su(2)</sub> | Data setup time, DI-0–DI-9 before MCI $\uparrow$ after LCRI $\uparrow$ |                       | Coo Figure 2    | 0                  |                    | ns   |
| t <sub>h(2)</sub>  |                                                                        |                       | See Figure 3    | 2                  |                    | ns   |
|                    |                                                                        | $T_A \le 25^{\circ}C$ | :               |                    |                    |      |
| t <sub>su(3)</sub> | CI setup time before MCI↑                                              | $T_A = 85^{\circ}C$   | See Figure 4    | 1.1                |                    | ns   |
| t <sub>h(3)</sub>  | CI hold time after MCI↑                                                |                       |                 | 2.5                |                    | ns   |
|                    | Clash such time                                                        | LCRI                  |                 | 20                 | 200                |      |
| t <sub>c</sub>     | Clock cycle time                                                       | MCI                   |                 | 5                  | 50                 | ns   |
| t <sub>w</sub>     | High-level clock pulse width duration                                  | MCI, LCRI             |                 | 0.4 t <sub>c</sub> | 0.6 t <sub>c</sub> | ns   |



Figure 2. Clock Input Timing Requirements

SLLS444A-DECEMBER 2000



Figure 3. Data Input Timing Requirements





# **ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                       | PARAM                                                                  | IETER                                                        | TEST CONDITIONS                                    | MIN   | TYP <sup>(1)</sup> | MAX   | UNIT  |
|-----------------------|------------------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------|-------|--------------------|-------|-------|
| V <sub>ITH+</sub>     | Positive-going differential inp                                        | ut voltage threshold                                         |                                                    |       |                    | 100   | mV    |
| V <sub>ITH-</sub>     | Negative-going differential in                                         | put voltage threshold                                        | - See Figure 5                                     | -100  |                    |       | mV    |
| V <sub>OD(SS)</sub>   | Steady-state differential outp                                         | ut voltage magnitude                                         | $R_{I} = 100 \Omega, V_{ID} = \pm 100 \text{ mV},$ | 247   | 340                | 454   | mV    |
| $\Delta  V_{OD(SS)} $ | Change in steady-state different between logic states                  | Change in steady-state differential output voltage magnitude |                                                    | -50   |                    | 50    | mV    |
| V <sub>OC(SS)</sub>   | Steady-stade common-mode output voltage                                |                                                              |                                                    | 1.125 |                    | 1.375 | V     |
| $\Delta V_{OC(SS)}$   | Change in steady-state common-mode output voltage between logic states |                                                              | See Figure 8                                       | -50   |                    | 50    | mV    |
| V <sub>OC(PP)</sub>   | Peak-to-peak change comme                                              | on-mode output voltage                                       |                                                    |       | 50                 | 150   | mV    |
|                       |                                                                        |                                                              | Enabled, $R_L = 100 \Omega$                        |       | 22                 | 30    |       |
| I <sub>CC</sub>       | Supply current                                                         |                                                              | Disabled                                           |       | 0.5                | 1     | mA    |
|                       |                                                                        |                                                              |                                                    |       | 35                 | 65    | 110 ( |
|                       |                                                                        | (I <sub>I+</sub> - I <sub>I-</sub> ) (CI input)              | $V_{ID}$ = 0.4 V, $V_{IC}$ = 2.2 V or 0.2 V        | 3     |                    | 4.4   | mA    |
| l <sub>iD</sub>       | Differential input current                                             | (I <sub>I</sub> + - I <sub>I</sub> -) (LCRI, MCI inputs)     |                                                    | -2    |                    | 2     | μA    |
|                       |                                                                        |                                                              | $V_1 = 0 V$                                        | -2    |                    | -20   |       |
|                       | la mut aumant                                                          | LCRI, MCI inputs                                             | V <sub>1</sub> = 2.4 V                             | -1.2  |                    |       | μA    |
| I,                    | Input current                                                          | Olizant                                                      | $V_1 = 0 V$                                        | -4    |                    | -40   |       |
|                       |                                                                        | CI input                                                     | V <sub>1</sub> = 2.4 V                             | -2.4  |                    |       | μA    |
|                       | Device off exchange events                                             | LCRI, MCI inputs                                             |                                                    |       |                    | 20    |       |
| I(OFF)                | Power-off output current                                               | CI input                                                     | $V_{CC} = 0 V$ , $V_{I} = 3.6 V$                   |       |                    | 40    | μA    |
| Iн                    | High-level input current                                               | EN, LVI, DI-n, LCO_EN                                        | V <sub>IH</sub> = 2 V                              |       |                    | 20    | μA    |
| IIL                   | Low-level input current                                                | EN, LVI, DI-n, LCO_EN                                        | V <sub>IL</sub> = 0.8 V                            |       |                    | 10    | μA    |
|                       | Chart size it autout autout                                            |                                                              | $V_{O+}$ or $V_{O-} = 0 V$                         | -10   |                    | 10    |       |
| los                   | Short-circuit output current                                           | DO, LCO                                                      | $V_{OD} = 0 V$                                     | -10   |                    | 10    | mA    |

(1) All typical values are at  $T_A$  = 25°C and with  $V_{CC}$  = 3.3 V.



# **ELECTRICAL CHARACTERISTICS (continued)**

over recommended operating conditions (unless otherwise noted)

|                     | PARAM                           | ETER             | TEST CONDITIONS                         | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|---------------------|---------------------------------|------------------|-----------------------------------------|-----|--------------------|-----|------|
| I <sub>OZ</sub>     | High-impedance output current V |                  | $V_{O} = 0 V \text{ or } V_{CC}$        | -5  |                    | 5   | μA   |
| I <sub>O(OFF)</sub> | Power-off output current        |                  | $V_{CC} = 1.5 V$ , $V_{I} = 3.6 V$      | -5  |                    | 5   | μA   |
| CI                  | Input capacitance               | LCRI, MCI inputs | $V_{ID} = (0.4 \sin(4E6\pi t) + 0.5) V$ |     | 3                  |     | pF   |

## SWITCHING CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                                        |                       | TEST CONDITIONS                                       | MIN  | TYP | MAX | UNIT |
|---------------------|----------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------|------|-----|-----|------|
|                     | Propagation delay time, MCI↑ to DO↑                                              | $T_A \le 25^{\circ}C$ |                                                       | 3    | 5   | 5.8 |      |
| t <sub>d(1)</sub>   | $T_{A} = 85^{\circ}C$                                                            |                       | R <sub>L</sub> = 100 Ω, C <sub>L</sub> = 10 pF, See   | 3    | 5   | 6.1 | ns   |
| +                   | Propagation dolay time MCI <sup><math>\uparrow</math></sup> to DO                |                       |                                                       | 3    | 5   | 5.8 | 20   |
| t <sub>d(2)</sub>   | Propagation delay time, MCI to DOT $T_{A} = 85^{\circ}C$ $T_{A} \le 25^{\circ}C$ |                       | Figure 9                                              | 3    | 5   | 6.1 | ns   |
|                     |                                                                                  |                       |                                                       | 3    | 5   | 5.8 |      |
| t <sub>d(3)</sub>   |                                                                                  |                       |                                                       | 3    | 5   | 6.1 | ns   |
| t <sub>r</sub>      | Differential output signal rise time                                             |                       |                                                       | 0.3  | 0.8 | 1.5 | ns   |
| t <sub>f</sub>      | Differential output signal fall time                                             |                       | $R_L = 100 \Omega$ , $C_L = 10 pF$ , See<br>Figure 10 | 0.3  | 0.8 | 1.5 | ns   |
| t <sub>sk(p)</sub>  | Pulse skew ( t <sub>PHL</sub> t <sub>PLH</sub>  ), DO                            |                       |                                                       | -250 | 0   | 250 | ps   |
| t <sub>sk(pp)</sub> | Part-to-part output skew, DO                                                     |                       |                                                       |      | 0   | 2.3 | ns   |
| t <sub>sk(ω)</sub>  | Multiple-frequency skew, LCO $\uparrow$ to DO $\uparrow$ or DO $\downarrow$      |                       | See Figure 11                                         | -250 | 0   | 250 | ps   |
| t <sub>PZL</sub>    |                                                                                  |                       |                                                       |      | 3   | 20  | ns   |
| t <sub>PLZ</sub>    | LZ Propagation delay time, low-level to high-impedance                           |                       | EN input to DO,<br>LCO output, See Figure 12          |      | 3   | 10  | ns   |
| t <sub>PHZ</sub>    | Propagation delay time, high-level to high-impedan                               | се                    |                                                       |      | 4   | 10  | ns   |

## PARAMETER MEASUREMENT INFORMATION



Figure 5. Receiver Voltage Definitions



#### Table 3. Receiver Minimum and Maximum Input Threshold Test Voltages

|                 | LIED<br>AGES   | RESULTING DIFFERENTIAL<br>INPUT VOLTAGE | RESULTING COMMON-<br>MODE INPUT VOLTAGE |  |  |  |  |
|-----------------|----------------|-----------------------------------------|-----------------------------------------|--|--|--|--|
| V <sub>I+</sub> | V <sub>I</sub> | V <sub>ID</sub>                         | V <sub>IC</sub>                         |  |  |  |  |
| 1.25 V          | 1.15 V         | 100 mV                                  | 1.2 V                                   |  |  |  |  |
| 1.15 V          | 1.25 V         | –100 mV                                 | 1.2 V                                   |  |  |  |  |
| 2.4 V           | 2.3 V          | 100 mV                                  | 2.35 V                                  |  |  |  |  |
| 2.3 V           | 2.4 V          | –100 mV                                 | 2.35 V                                  |  |  |  |  |
| 0.1 V           | 0 V            | 100 mV                                  | 0.05 V                                  |  |  |  |  |
| 0 V             | 0.1 V          | –100 mV                                 | 0.05 V                                  |  |  |  |  |
| 1.5 V           | 0.9 V          | 600 mV                                  | 1.2 V                                   |  |  |  |  |
| 0.9 V           | 1.5 V          | –600 mV                                 | 1.2 V                                   |  |  |  |  |
| 2.4 V           | 1.8 V          | 600 mV                                  | 2.1 V                                   |  |  |  |  |
| 1.8 V           | 2.4 V          | –600 mV                                 | 2.1 V                                   |  |  |  |  |
| 0.6 V           | 0 V            | 600 mV                                  | 0.3 V                                   |  |  |  |  |
| 0 V             | 0.6 V          | –600 mV                                 | 0.3 V                                   |  |  |  |  |



#### Figure 6. Driver Voltage and Current Definitions



### Figure 7. V<sub>OD</sub> Test Circuit



A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, pulse repetition rate (PRR) = 0.5 Mpps, Pulse width = 500 ± 10 ns.  $C_L$  includes instrumentation and fixture capacitance within 0,06 m of the D.U.T. The measurement of  $V_{OC(PP)}$  is made on test equipment with a –3 dB bandwidth of at least 5 GHz.

Figure 8. Test Circuit and Definitions for the Driver Common-Mode Output Voltage

## TEXAS INSTRUMENTS www.ti.com

#### SLLS444A-DECEMBER 2000



## Figure 9. Output Timing Waveforms



A. All input pulses are supplied by generators having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, MCI pulse repetition rate (PRR) = 50 Mpps, MCI Pulse width = 10 ± 0.2 ns, LCRI pulse repetition rate (PRR) = 5 Mpps, LCRI pulse width = 100 ± 20 ns.  $C_1$  includes instrumentation and fixture capacitance within 0,06 m of the D.U.T.

#### Figure 10. Test Circuit, Timing, and Voltage Definitions for the Differential Output Signal



Figure 11. LCO to DO Multiple-Frequency Skew Waveforms











## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| SN65LVDS151DA    | ACTIVE        | TSSOP        | DA                 | 32   | 46             | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | 65LVDS151               | Samples |
| SN65LVDS151DAR   | ACTIVE        | TSSOP        | DA                 | 32   | 2000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | 65LVDS151               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM



www.ti.com

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|                             |  |

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65LVDS151DAR | TSSOP           | DA                 | 32 | 2000 | 330.0                    | 24.4                     | 8.6        | 11.5       | 1.6        | 12.0       | 24.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

9-Aug-2022



\*All dimensions are nominal

| Device Package Type |       | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---------------------|-------|-----------------|------|------|-------------|------------|-------------|--|
| SN65LVDS151DAR      | TSSOP | DA              | 32   | 2000 | 350.0       | 350.0      | 43.0        |  |

## TEXAS INSTRUMENTS

www.ti.com

9-Aug-2022

# TUBE



# - B - Alignment groove width

\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65LVDS151DA | DA           | TSSOP        | 32   | 46  | 530    | 11.89  | 3600   | 4.9    |

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated