### SN54ABT162245, SN74ABT162245 16-BIT BUS TRANSCEIVERS WITH 3-STATE OUTPUTS

SCBS239F - MARCH 1993 - REVISED JUNE 2004

| <ul> <li>Members of the Texas Instruments<br/>Widebus™ Family</li> </ul>                                                           | SN54ABT162245 WD PACKAGE<br>SN74ABT162245 DGG OR DL PACKAGE<br>(TOP VIEW)           |
|------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| <ul> <li>A-Port Outputs Have Equivalent 25-Ω<br/>Series Resistors, So No External Resistors<br/>Are Required</li> </ul>            | 1DIR 1 48 1 <del>0E</del><br>1B1 2 47 1A1                                           |
| <ul> <li>Typical V<sub>OLP</sub> (Output Ground Bounce)</li> <li>&lt;1 V at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C</li> </ul>  | 1B1 2 47 1A1<br>1B2 3 46 1A2<br>GND 4 45 GND                                        |
| <ul> <li>Distributed V<sub>CC</sub> and GND Pins Minimize<br/>High-Speed Switching Noise</li> </ul>                                | 1B3 5 44 11A3<br>1B4 6 43 1A4                                                       |
| <ul> <li>I<sub>off</sub> Supports Partial-Power-Down Mode<br/>Operation</li> </ul>                                                 | V <sub>CC</sub> 7 42 V <sub>CC</sub><br>1B5 8 41 1A5                                |
| <ul> <li>Flow-Through Architecture Optimizes PCB<br/>Layout</li> </ul>                                                             | 1B6 9 40 1A6<br>GND 10 39 GND                                                       |
| <ul> <li>Latch-Up Performance Exceeds 500 mA Per<br/>JESD 17</li> </ul>                                                            | 1B7 11 38 1A7<br>1B8 12 37 1A8<br>2B1 13 36 2A1                                     |
| <ul> <li>ESD Protection Exceeds JESD 22</li> <li>2000-V Human-Body Model (A114-A)</li> <li>200 V Machine Model (A115 A)</li> </ul> | 2B2 [ 14 35 ] 2A2<br>GND [ 15 34 ] GND                                              |
| <ul> <li>200-V Machine Model (A115-A)</li> <li>description/ordering information</li> </ul>                                         | 2B3 [ 16 33 ] 2A3<br>2B4 [ 17 32 ] 2A4                                              |
| The 'ABT162245 devices are 16-bit noninverting<br>3-state transceivers designed for synchronous                                    | V <sub>CC</sub>   18 31   V <sub>CC</sub><br>2B5   19 30   2A5<br>2B6   20 29   2A6 |
| two-way communication between data buses.<br>The control-function implementation minimizes                                         | GND 21 28 GND<br>2B7 22 27 2A7                                                      |

external timing requirements. These devices can be used as two 8-bit transceivers or one 16-bit transceiver. They allow

data transmission from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction-control (DIR) input. The output-enable  $(\overline{OE})$  input can be used to disable the device so that the buses effectively are isolated.

2B8 23

2DIR 24

26 2A8

25 20E

The A-port outputs, which are designed to source or sink up to 12 mA, include equivalent 25- $\Omega$  series resistors to reduce overshoot and undershoot.

These devices are fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down.

| TA             | PACK        | AGE <sup>†</sup> | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|-------------|------------------|--------------------------|---------------------|
|                |             | Tube             | SN74ABT162245DL          |                     |
| –40°C to 85°C  | SSOP – DL   | Tape and reel    | SN74ABT162245DLR         | ABT162245           |
|                | TSSOP – DGG | Tape and reel    | SN74ABT162245DGGR        | ABT162245           |
| –55°C to 125°C | CFP – WD    | Tube             | SNJ54ABT162245WD         | SNJ54ABT162245WD    |

#### **ORDERING INFORMATION**

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Widebus is a trademark of Texas Instruments.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2004, Texas Instruments Incorporated On products compliant to MIL-PRF-38535, all parameters are tested unless otherwise noted. On all other production processing does not necessarily include testing of all parameters.

1

#### SN54ABT162245, SN74ABT162245 **16-BIT BUS TRANSCEIVERS** WITH 3-STATE OUTPUTS SCBS239F - MARCH 1993 - REVISED JUNE 2004

### description/ordering information (continued)

To ensure the high-impedance state during power up or power down, OE should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

| FUNCTION TABLE<br>(each 8-bit section) |     |                 |  |  |  |  |  |  |
|----------------------------------------|-----|-----------------|--|--|--|--|--|--|
| INPUTS                                 |     |                 |  |  |  |  |  |  |
| OE                                     | DIR | OPERATION       |  |  |  |  |  |  |
| L                                      | L   | B data to A bus |  |  |  |  |  |  |
| L                                      | Н   | A data to B bus |  |  |  |  |  |  |
| Н                                      | Х   | Isolation       |  |  |  |  |  |  |

### logic diagram (positive logic)



**To Seven Other Channels** 

**To Seven Other Channels** 

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub><br>Input voltage range, V <sub>I</sub> (except I/O ports) (see Note 1) |                |
|--------------------------------------------------------------------------------------------------------------|----------------|
| Voltage range applied to any output in the high or power-off state, $V_{O}$                                  |                |
| Current into any output in the low state, $I_{O}$ : SN54ABT162245 (B port)                                   |                |
| SN74ABT162245 (B port)                                                                                       |                |
| SN54/74ABT162245 (A port)                                                                                    | 30 mA          |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)                                                    | –18 mA         |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0)                                                   | –50 mA         |
| Package thermal impedance, $\theta_{JA}$ (see Note 2): DGG package                                           |                |
| DL package                                                                                                   | 63°C/W         |
| Storage temperature range, T <sub>stg</sub>                                                                  | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

2. The package thermal impedance is calculated in accordance with JESD 51-7.



# SN54ABT162245, SN74ABT162245 16-BIT BUS TRANSCEIVERS WITH 3-STATE OUTPUTS SCBS239F – MARCH 1993 – REVISED JUNE 2004

### recommended operating conditions (see Note 3)

|                     |                                    |                 | SN54ABT | 162245 | SN74ABT | 162245 |      |
|---------------------|------------------------------------|-----------------|---------|--------|---------|--------|------|
|                     |                                    |                 | MIN     | MAX    | MIN     | MAX    | UNIT |
| VCC                 | Supply voltage                     |                 | 4.5     | 5.5    | 4.5     | 5.5    | V    |
| VIH                 | High-level input voltage           |                 | 2       |        | 2       |        | V    |
| VIL                 | Low-level input voltage            |                 |         | 0.8    |         | 0.8    | V    |
| VI                  | Input voltage                      |                 | 0       | VCC    | 0       | VCC    | V    |
|                     |                                    | B port          |         | -24    |         | -32    |      |
| ЮН                  | High-level output current          | A port          |         | -3     |         | -12    | mA   |
|                     | Law law law day day day            | B port          |         | 48     |         | 64     |      |
| IOL                 | Low-level output current           | A port          |         | 12     |         | 12     | mA   |
| $\Delta t/\Delta v$ | Input transition rise or fall rate | Outputs enabled |         | 10     |         | 10     | ns/V |
| ТĄ                  | Operating free-air temperature     |                 | -55     | 125    | -40     | 85     | °C   |

NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



### SN54ABT162245, SN74ABT162245 16-BIT BUS TRANSCEIVERS WITH 3-STATE OUTPUTS

SCBS239F - MARCH 1993 - REVISED JUNE 2004

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                      |                   |                                                      |                          | I                       | Γ <sub>A</sub> = 25°0   |       | SN54ABT | 162245 | SN74ABT | 162245 |      |  |  |
|----------------------|-------------------|------------------------------------------------------|--------------------------|-------------------------|-------------------------|-------|---------|--------|---------|--------|------|--|--|
| PAR                  | AMETER            | TEST CON                                             | IDITIONS                 | MIN                     | түр†                    | MAX   | MIN     | MAX    | MIN     | MAX    | UNIT |  |  |
| VIK                  |                   | V <sub>CC</sub> = 4.5 V,                             | lj = -18 mA              |                         |                         | -1.2  |         | -1.2   |         | -1.2   | V    |  |  |
|                      |                   | V <sub>CC</sub> = 5 V,                               | $I_{OH} = -1 \text{ mA}$ | 3.8                     |                         |       | 2.5     |        | 2.5     |        |      |  |  |
|                      |                   |                                                      | $I_{OH} = -1 \text{ mA}$ | 3.3                     |                         |       | 3       |        | 3       |        |      |  |  |
|                      | A port            | V <sub>CC</sub> = 4.5 V                              | $V_{CC} = 4.5 V$         | V <sub>CC</sub> = 4.5 V | I <sub>OH</sub> = -3 mA | 3.1   |         |        | 3       |        | 3.1  |  |  |
|                      |                   |                                                      | I <sub>OH</sub> = -12 mA | 2.6*                    |                         |       |         |        | 2.6     |        |      |  |  |
| VOH                  |                   | V <sub>CC</sub> = 5 V,                               | I <sub>OH</sub> = -3 mA  | 3                       |                         |       | 3       |        | 3       |        | V    |  |  |
|                      | Bnort             |                                                      | $I_{OH} = -3 \text{ mA}$ | 2.5                     |                         |       | 2.5     |        | 2.5     |        |      |  |  |
|                      | B port            | V <sub>CC</sub> = 4.5 V                              | I <sub>OH</sub> = -24 mA |                         |                         |       | 2       |        |         |        |      |  |  |
|                      |                   | I <sub>OH</sub> = -32 mA                             | 2*                       |                         |                         |       |         | 2      |         |        |      |  |  |
|                      | A port            |                                                      | I <sub>OL</sub> = 12 mA  |                         |                         | 0.8   |         | 0.8    |         | 0.8    |      |  |  |
| VOL                  |                   | V <sub>CC</sub> = 4.5 V                              | I <sub>OL</sub> = 48 mA  |                         |                         | 0.45  |         | 0.45   |         | 0.45   | V    |  |  |
|                      | B port            |                                                      | I <sub>OL</sub> = 64 mA  |                         |                         | 0.55* |         |        |         | 0.55   |      |  |  |
| V <sub>hys</sub>     |                   |                                                      |                          |                         | 100                     |       |         |        |         |        | mV   |  |  |
| lj -                 | Control<br>inputs | $V_{CC} = 5.5 V$ , $V_{I} = V_{CC}$ or GND           |                          |                         |                         | ±1    |         | ±1     |         | ±1     | μA   |  |  |
|                      | A or B ports      |                                                      |                          |                         |                         | ±20   |         | ±20    |         | ±20    |      |  |  |
| IOZH§                | -                 | V <sub>CC</sub> = 5.5 V,                             | V <sub>O</sub> = 2.7 V   |                         |                         | 10    |         | 10     |         | 10     | μΑ   |  |  |
| IOZL§                |                   | V <sub>CC</sub> = 5.5 V,                             | V <sub>O</sub> = 0.5 V   |                         |                         | -10   |         | -10    |         | -10    | μΑ   |  |  |
| loff                 |                   | $V_{CC} = 0,$                                        | VI or VO $\leq 4.5$ V    |                         |                         | ±100  |         |        |         | ±100   | μΑ   |  |  |
| ICEX                 |                   | V <sub>CC</sub> = 5.5 V,<br>V <sub>O</sub> = 5.5 V   | Outputs high             |                         |                         | 50    |         | 50     |         | 50     | μΑ   |  |  |
| . <b>a</b>           | A port            |                                                      |                          | -25                     | -50                     | -100‡ | -25     | -90    | -25     | -100   |      |  |  |
| IO <sup>¶</sup>      | B port            | V <sub>CC</sub> = 5.5 V,                             | V <sub>O</sub> = 2.5 V   | -50                     | -100                    | -180  | -50     | -180   | -50     | -180   | mA   |  |  |
|                      |                   | V <sub>CC</sub> = 5.5 V,                             | Outputs high             |                         |                         | 2     |         | 2      |         | 2      |      |  |  |
| ICC                  | A or B ports      | $I_{O} = 0,$                                         | Outputs low              |                         |                         | 32    |         | 32     |         | 32     | mA   |  |  |
|                      |                   | $V_{I} = V_{CC} \text{ or } GND$                     | Outputs disabled         |                         |                         | 2     |         | 2      |         | 2      |      |  |  |
|                      | Doto inputo       | $V_{CC} = 5.5 V$ ,<br>One input at 3.4 V,            | Outputs enabled          |                         |                         | 1     |         | 2      |         | 2      |      |  |  |
| $\Delta I_{CC}^{\#}$ | Data Inputs       | Other inputs at V <sub>CC</sub> or GND               | Outputs disabled         |                         |                         | 0.05  |         | 1      |         | 0.05   | mA   |  |  |
|                      | Control<br>inputs | $V_{CC}$ = 5.5 V, One in<br>Other inputs at $V_{CC}$ |                          |                         |                         | 1.5   |         | 1.5    |         | 1.5    |      |  |  |
| Ci                   |                   | $V_{l}$ = 2.5 V or 0.5 V                             |                          | 3                       |                         |       |         |        |         | pF     |      |  |  |
| Cio                  |                   | $V_{O} = 2.5 \text{ V or } 0.5 \text{ V}$            |                          |                         | 6                       |       |         |        |         |        | pF   |  |  |

\* On products compliant to MIL-PRF-38535, this parameter does not apply.

<sup>†</sup> All typical values are at  $V_{CC}$  = 5 V.

<sup>‡</sup> This limit applies only to the SN74ABT162245.

 $\$  The parameters I\_OZH and I\_OZL include the input leakage current.

Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

# This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND.



# SN54ABT162245, SN74ABT162245 **16-BIT BUŚ TRANSCEIVERS** WITH 3-STATE OUTPUTS SCBS239F – MARCH 1993 – REVISED JUNE 2004

switching characteristics over recommended ranges of supply voltage and operating free-air temperature,  $C_L = 50 \text{ pF}$  (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM    | TO       | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C |     |     | SN54ABT | 162245 | SN74ABT | UNIT |        |
|------------------|---------|----------|-------------------------------------------------|-----|-----|---------|--------|---------|------|--------|
|                  | (INPUT) | (OUTPUT) | MIN                                             | TYP | MAX | MIN     | MAX    | MIN     | MAX  |        |
| <sup>t</sup> PLH |         | P        | 1                                               | 2.2 | 3.4 | 1       | 4.1    | 1       | 3.9  |        |
| <sup>t</sup> PHL | A       | В        | 1                                               | 2.3 | 3.7 | 1       | 4.4    | 1       | 4.2  | ns     |
| <sup>t</sup> PLH | В       | •        | 1                                               | 2.7 | 4.1 | 1       | 4.9    | 1       | 4.6  |        |
| <sup>t</sup> PHL | В       | A        | 1.5                                             | 3.1 | 4.6 | 1.5     | 5.2    | 1.5     | 5.1  | ns     |
| <sup>t</sup> PZH | OE      | n n      | 1                                               | 3.6 | 5.2 | 1       | 6.4    | 1       | 6.3  |        |
| <sup>t</sup> PZL | ÛE      | В        | 1                                               | 3.7 | 5.4 | 1       | 6.5    | 1       | 6.4  | ns     |
| <sup>t</sup> PHZ | OE      | В        | 2                                               | 4.4 | 5.8 | 2       | 6.4    | 2       | 6.3  | 6.3 ns |
| <sup>t</sup> PLZ | UE      | В        | 1.5                                             | 3.3 | 4.7 | 1.5     | 5.6    | 1.5     | 5.2  | 115    |
| <sup>t</sup> PZH |         |          | 1.5                                             | 4.1 | 6   | 1.5     | 7.2    | 1.5     | 7.1  |        |
| <sup>t</sup> PZL | OE      | A        | 1.5                                             | 4.3 | 6.1 | 1.5     | 7.3    | 1.5     | 7    | ns     |
| <sup>t</sup> PHZ | OE      | Δ.       | 2                                               | 4.5 | 6.1 | 2       | 6.8    | 2       | 6.6  |        |
| <sup>t</sup> PLZ |         | A        | 1.5                                             | 3.7 | 5.1 | 1.5     | 6.1    | 1.5     | 5.7  | ns     |



### SN54ABT162245, SN74ABT162245 **16-BIT BUS TRANSCEIVERS** WITH 3-STATE OUTPUTS

SCBS239F - MARCH 1993 - REVISED JUNE 2004



#### PARAMETER MEASUREMENT INFORMATION

NOTES: A. CL includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>Q</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E. All parameters and waveforms are not applicable to all devices.

| Figure 1. Lo | ad Circuit | and Voltage | Waveforms |
|--------------|------------|-------------|-----------|
|--------------|------------|-------------|-----------|





16-Feb-2021

### PACKAGING INFORMATION

| Orderable Device  | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)                     | Samples |
|-------------------|---------------|--------------|--------------------|------|----------------|---------------------|--------------------------------------|----------------------|--------------|---------------------------------------------|---------|
| 5962-9677401QXA   | ACTIVE        | CFP          | WD                 | 48   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-9677401QX<br>A<br>SNJ54ABT162245<br>WD | Samples |
| 74ABT162245DLRG4  | ACTIVE        | SSOP         | DL                 | 48   | 1000           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | ABT162245                                   | Samples |
| SN74ABT162245DGGR | ACTIVE        | TSSOP        | DGG                | 48   | 2000           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | ABT162245                                   | Samples |
| SN74ABT162245DL   | ACTIVE        | SSOP         | DL                 | 48   | 25             | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | ABT162245                                   | Samples |
| SN74ABT162245DLG4 | ACTIVE        | SSOP         | DL                 | 48   | 25             | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | ABT162245                                   | Samples |
| SN74ABT162245DLR  | ACTIVE        | SSOP         | DL                 | 48   | 1000           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | ABT162245                                   | Samples |
| SNJ54ABT162245WD  | ACTIVE        | CFP          | WD                 | 48   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-9677401QX<br>A<br>SNJ54ABT162245<br>WD | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



# PACKAGE OPTION ADDENDUM

16-Feb-2021

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54ABT162245, SN74ABT162245 :

Catalog: SN74ABT162245

• Military: SN54ABT162245

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74ABT162245DGGR           | TSSOP           | DGG                | 48 | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| SN74ABT162245DLR            | SSOP            | DL                 | 48 | 1000 | 330.0                    | 32.4                     | 11.35      | 16.2       | 3.1        | 16.0       | 32.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Jan-2022



\*All dimensions are nominal

| Device            | Package Type Package Drawing |     | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
|-------------------|------------------------------|-----|----------|------|-------------|------------|-------------|--|
| SN74ABT162245DGGR | TSSOP                        | DGG | 48       | 2000 | 367.0       | 367.0      | 45.0        |  |
| SN74ABT162245DLR  | SSOP                         | DL  | 48       | 1000 | 367.0       | 367.0      | 55.0        |  |



www.ti.com

5-Jan-2022

### TUBE



#### \*All dimensions are nominal

| Device            | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74ABT162245DL   | DL           | SSOP         | 48   | 25  | 473.7  | 14.24  | 5110   | 7.87   |
| SN74ABT162245DLG4 | DL           | SSOP         | 48   | 25  | 473.7  | 14.24  | 5110   | 7.87   |

# **MECHANICAL DATA**

MCFP010B - JANUARY 1995 - REVISED NOVEMBER 1997

#### **CERAMIC DUAL FLATPACK**

#### WD (R-GDFP-F\*\*)

48 LEADS SHOWN



- NOTES: A. All linear dimensions are in inches (millimeters).
  - B. This drawing is subject to change without notice.
  - C. This package can be hermetically sealed with a ceramic lid using glass frit.
  - D. Index point is provided on cap for terminal identification only
  - E. Falls within MIL STD 1835: GDFP1-F48 and JEDEC MO-146AA
    - GDFP1-F56 and JEDEC MO-146AB



DL (R-PDSO-G48)

PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MO-118

PowerPAD is a trademark of Texas Instruments.



# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not

- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153.



# **DGG0048A**

# DGG0048A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DGG0048A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate

design recommendations. 8. Board assembly site may have different recommendations for stencil design.



# **MECHANICAL DATA**

MTSS003D - JANUARY 1995 - REVISED JANUARY 1998

#### DGG (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE

**48 PINS SHOWN** 



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-153



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated