









**SN54ACT14, SN74ACT14** 

SCAS557I - DECEMBER 1995 - REVISED JANUARY 2023

# **Hex Schmitt-Trigger Inverter**

#### 1 Features

- $V_{CC}$  operation of 4.5 V to 5.5 V
- Inputs accept voltages to 5.5 V
- Max t<sub>pd</sub> of 11 ns at 5 V
- Inputs are TTL-voltage compatible

# 2 Applications

- Synchronize inverted clock inputs
- Debounce a switch
- Invert a digital signal

# 3 Description

These Schmitt-trigger devices contain six independent inverters.

#### **Package Information**

| PART NUMBER | PACKAGE | BODY SIZE (NOM)   |
|-------------|---------|-------------------|
|             | SOIC    | 8.65 mm x 3.9 mm  |
|             | SSOP    | 6.2 mm x 1.95 mm  |
| SNx4ACT14   | PDIP    | 19.3 mm x 6.35 mm |
|             | SOP     | 10.3 mm x 5.3 mm  |
|             | TSSOP   | 5.00 mm x 4.4 mm  |





## **Table of Contents**

| 1 Features                           | 1 | 8.2 Functional Block Diagram                          | 9    |
|--------------------------------------|---|-------------------------------------------------------|------|
| 2 Applications                       | 1 | 8.3 Feature Description                               | 9    |
| 3 Description                        | 1 | 8.4 Device Functional Modes                           | 10   |
| 4 Revision History                   | 3 | 9 Application Information Disclaimer                  | . 11 |
| 5 Pin Configuration and Functions    | 4 | 9.1 Application Information                           | 11   |
| Pin Functions                        |   | 9.2 Typical Application                               |      |
| 6 Specifications                     | 6 | 9.3 Power Supply Recommendations                      |      |
| 6.1 Absolute Maximum Ratings         | 6 | 9.4 Layout                                            | . 12 |
| 6.2 ESD Ratings                      |   | 10 Device and Documentation Support                   |      |
| 6.3 Recommended Operating Conditions | 6 | 10.1 Documentation Support                            | . 13 |
| 6.4 Thermal Information              | 6 | 10.2 Receiving Notification of Documentation Updates. | 13   |
| 6.5 Electrical Characteristics       | 7 | 10.3 Support Resources                                | . 13 |
| 6.6 Switching Characteristics        | 7 | 10.4 Trademarks                                       |      |
| 6.7 Operating Characteristics        | 7 | 10.5 Electrostatic Discharge Caution                  | 13   |
| 7 Parameter Measurement Information  | 8 | 10.6 Glossary                                         | 13   |
| 8 Detailed Description               | 9 | 11 Mechanical, Packaging, and Orderable               |      |
| 8.1 Overview                         | 9 | Information                                           | . 14 |
|                                      |   |                                                       |      |



#### **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision H (November 2004) to Revision I (January 2023)

Page

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback



# **5 Pin Configuration and Functions**



Figure 5-1. SN54ACT14 J or W Package and SN74ACT14 D, DB, N, NS, or PW Package Top View



NC - No internal connection

Figure 5-2. SN54ACT14 FK Package Top View



## **Pin Functions**

|                 | PIN | I/O    | DESCRIPTION         |  |  |  |  |
|-----------------|-----|--------|---------------------|--|--|--|--|
| NAME            | NO. | _      | DESCRIPTION         |  |  |  |  |
| 1A              | 1   | Input  | Channel 1, Input A  |  |  |  |  |
| 1Y              | 2   | Output | Channel 1, Output Y |  |  |  |  |
| 2A              | 3   | Input  | Channel 2, Input A  |  |  |  |  |
| 2Y              | 4   | Output | Channel 2, Output Y |  |  |  |  |
| 3A              | 5   | Input  | Channel 3, Input A  |  |  |  |  |
| 3Y              | 6   | Output | Channel 3, Output Y |  |  |  |  |
| GND             | 7   | _      | Ground              |  |  |  |  |
| 4Y              | 8   | Output | Channel 4, Output Y |  |  |  |  |
| 4A              | 9   | Input  | Channel 4, Input A  |  |  |  |  |
| 5Y              | 10  | Output | Channel 5, Output Y |  |  |  |  |
| 5A              | 11  | Input  | Channel 5, Input A  |  |  |  |  |
| 6Y              | 12  | Output | Channel 6, Output Y |  |  |  |  |
| 6A              | 13  | Input  | Channel 6, Input A  |  |  |  |  |
| V <sub>CC</sub> | 14  | _      | Positive Supply     |  |  |  |  |



#### **6 Specifications**

#### **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)

|                  |                                                   |                                                            | MIN  | MAX                   | UNIT |
|------------------|---------------------------------------------------|------------------------------------------------------------|------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage range                              |                                                            | -0.5 | 7                     | V    |
| VI               | Input voltage range <sup>(1)</sup>                | Input voltage range <sup>(1)</sup>                         |      |                       |      |
| Vo               | Output voltage range <sup>(1)</sup>               |                                                            | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                               | $V_I < 0$ or $V_I > V_{CC}$                                |      | ±20                   | mA   |
| I <sub>OK</sub>  | Output clamp current                              | $V_I < 0$ or $V_I > V_{CC}$<br>$V_O < 0$ or $V_O > V_{CC}$ |      | ±20                   | mA   |
| Io               | Continuous output current                         | $V_O = 0$ to $V_{CC}$                                      |      | ±50                   | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND | ·                                                          |      | ±200                  | mA   |
|                  |                                                   | D package                                                  |      | 86                    |      |
|                  |                                                   | DB package                                                 |      | 96                    |      |
| $\theta_{JA}$    | Package thermal impedance <sup>(2)</sup>          | N package                                                  |      | 80                    | °C/W |
|                  |                                                   | NS package                                                 |      | 76                    |      |
|                  |                                                   | PW package                                                 |      | 113                   |      |
| T <sub>stg</sub> | Storage temperature range                         |                                                            | -65  | 150                   | °C   |

<sup>(1)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

#### 6.2 ESD Ratings

|                    |                         |                                                                                          | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±1500 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### **6.3 Recommended Operating Conditions**

|                 |                                | SN54AC      | T14             | SN74AC | UNIT            |      |
|-----------------|--------------------------------|-------------|-----------------|--------|-----------------|------|
|                 |                                | MIN         | MAX             | MIN    | MAX             | UNII |
| V <sub>CC</sub> | Supply voltage                 | 4.5         | 5.5             | 4.5    | 5.5             | V    |
| VI              | Input voltage                  | 0           | V <sub>CC</sub> | 0      | V <sub>CC</sub> | V    |
| Vo              | Output voltage                 | 0           | V <sub>CC</sub> | 0      | V <sub>CC</sub> | V    |
| I <sub>OH</sub> | High-level output current      |             | -24             |        | -24             | mA   |
| I <sub>OL</sub> | Low-level output current       |             | 24              |        | 24              | mA   |
| T <sub>A</sub>  | Operating free-air temperature | <b>–</b> 55 | 125             | -40    | 85              | °C   |

#### 6.4 Thermal Information

| THERMAL METRIC(1) |                                        |          |              |          |         |               |      |
|-------------------|----------------------------------------|----------|--------------|----------|---------|---------------|------|
|                   |                                        | D (SOIC) | DB<br>(SSOP) | N (PDIP) | NS (SO) | PW<br>(TSSOP) | UNIT |
|                   |                                        |          | 14 PINS      |          |         |               |      |
| $R_{\theta JA}$   | Junction-to-ambient thermal resistance | 86       | 96           | 80       | 76      | 113           | °C/W |

For more information about traditional and new thermal metrics, see the <u>Semiconductor and IC Package Thermal Metrics</u> application report.

<sup>(2)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                                                 | TEST CONDITIONS                                               |                 | Т    | A = 25°C |      | SN54A | CT14 | SN74ACT14 |      | LINUT |
|-------------------------------------------------|---------------------------------------------------------------|-----------------|------|----------|------|-------|------|-----------|------|-------|
| PARAMETER                                       | TEST CONDITIONS                                               | V <sub>CC</sub> | MIN  | TYP      | MAX  | MIN   | MAX  | MIN       | MAX  | UNIT  |
| V <sub>T+</sub>                                 |                                                               | 4.5 V           | 1.2  | 1.5      | 1.9  | 1.2   | 1.9  | 1.2       | 1.9  | V     |
| Positive-going threshold                        |                                                               | 5.5 V           | 1.4  | 1.7      | 2.1  | 1.4   | 2.1  | 1.4       | 2.1  | V     |
| V <sub>T</sub> -                                |                                                               | 4.5 V           | 0.5  | 0.9      | 1.2  | 0.5   | 1.2  | 0.5       | 1.2  | V     |
| Negative-going threshold                        |                                                               | 5.5 V           | 0.6  | 1        | 1.4  | 0.6   | 1.4  | 0.6       | 1.4  | V     |
| $\Delta V_{T}$                                  |                                                               | 4.5 V           | 0.4  | 0.6      | 1.4  | 0.4   | 1.4  | 0.4       | 1.4  | V     |
| Hysteresis (V <sub>T+</sub> - V <sub>T-</sub> ) |                                                               | 5.5 V           | 0.4  | 0.6      | 1.5  | 0.4   | 1.5  | 0.4       | 1.5  | V     |
|                                                 | I - 50 · A                                                    | 4.5 V           | 4.4  | 4.49     |      | 4.4   |      | 4.4       |      |       |
|                                                 | I <sub>OH</sub> = -50 μA                                      | 5.5 V           | 5.4  | 5.49     |      | 5.4   |      | 5.4       |      |       |
|                                                 | L 04 ··· A                                                    | 4.5 V           | 3.86 |          |      | 3.7   |      | 3.76      |      | V     |
| V <sub>OH</sub>                                 | I <sub>OH</sub> = -24 mA                                      | 5.5 V           | 4.86 |          |      | 4.7   |      | 4.76      |      |       |
|                                                 | I <sub>OH</sub> = -50 mA <sup>(1)</sup>                       | 5.5 V           |      |          |      | 3.85  |      |           |      |       |
|                                                 | I <sub>OH</sub> = -75 mA <sup>(1)</sup>                       | 5.5 V           |      |          |      |       |      | 3.85      |      |       |
|                                                 | L = 50 · A                                                    | 4.5 V           |      | 0.001    | 0.1  |       | 0.1  |           | 0.1  |       |
|                                                 | I <sub>OL</sub> = 50 μA                                       | 5.5 V           |      | 0.001    | 0.1  |       | 0.1  |           | 0.1  |       |
|                                                 | 04 ··· 4                                                      | 4.5 V           |      |          | 0.36 |       | 0.5  |           | 0.44 | V     |
| V <sub>OL</sub>                                 | I <sub>OL</sub> = 24 mA                                       | 5.5 V           |      |          | 0.36 |       | 0.5  |           | 0.44 | V     |
|                                                 | I <sub>OL</sub> = 50 mA <sup>(1)</sup>                        | 5.5 V           |      |          |      |       | 1.65 |           |      |       |
|                                                 | I <sub>OL</sub> = 75 mA <sup>(1)</sup>                        | 5.5 V           |      |          |      |       |      |           | 1.65 |       |
| I <sub>I</sub>                                  | V <sub>I</sub> = V <sub>CC</sub> or GND                       | 5.5 V           |      |          | ±0.1 |       | ±1   |           | ±1   | μΑ    |
| Icc                                             | $V_I = V_{CC}$ or GND, $I_O = 0$                              | 5.5 V           |      |          | 2    |       | 40   |           | 20   | μA    |
| ΔI <sub>CC</sub> (2)                            | One input at 3.4 V,<br>Other inputs at GND or V <sub>CC</sub> | 5.5 V           |      | 0.6      |      |       | 1.6  |           | 1.5  | mA    |
| C <sub>i</sub>                                  | V <sub>I</sub> = V <sub>CC</sub> or GND                       | 5 V             |      | 4.5      |      |       |      |           |      | pF    |

<sup>(1)</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 2 ms.

#### **6.6 Switching Characteristics**

over recommended operating free-air temperature range, V<sub>CC</sub> = 5 V ± 0.5 V (unless otherwise noted) (see Figure 7-1)

| PARAMETER        | FROM    | то       | T <sub>A</sub> = 25 | °C   | SN54AC | T14 | SN74AC | T14  | UNIT |   |    |    |
|------------------|---------|----------|---------------------|------|--------|-----|--------|------|------|---|----|----|
| PARAMETER        | (INPUT) | (OUTPUT) | MIN                 | MAX  | MIN    | MAX | MIN    | MAX  | UNIT |   |    |    |
| t <sub>PLH</sub> | ۸       | V        | 1.5                 | 11.5 | 1      | 14  | 1      | 12.5 | ne   |   |    |    |
| t <sub>PHL</sub> |         | Ť        | Y                   | Y    | Y      | 1.5 | 10     | 1    | 13   | 1 | 11 | ns |

# **6.7 Operating Characteristics**

 $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ 

| PARAM           | ETER                          | TEST CONDITIONS        | TYP       | UNIT |    |
|-----------------|-------------------------------|------------------------|-----------|------|----|
| C <sub>pd</sub> | Power dissipation capacitance | $C_L = 50 \text{ pF},$ | f = 1 MHz | 20   | pF |

Copyright © 2023 Texas Instruments Incorporated

<sup>(2)</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels, rather than 0 V or V<sub>CC</sub>.



# 7 Parameter Measurement Information

7.1



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz,  $Z_O = 50 \,\Omega$ ,  $t_\Gamma \leq 2.5 \,\text{ns.}$
- C. The outputs are measured one at a time, with one input transition per measurement.

Figure 7-1. Load Circuit and Voltage Waveforms

#### 8 Detailed Description

#### 8.1 Overview

These 'ACT14 devices perform the Boolean function  $Y = \overline{A}$ . Because of the Schmitt action, they have different input threshold levels for positive-going  $(V_{T+})$  and for negative-going  $(V_{T-})$  signals.

These circuits are temperature compensated and can be triggered from the slowest of input ramps and still give clean, jitter-free output signals. They also have a greater noise margin than conventional inverters.

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

- V<sub>CC</sub> is optimized at 5 V
- Allows up voltage translation from 3.3 V to 5 V
  - Inputs accept V<sub>IH</sub> levels of 2 V
- · Slow edge rates minimize output ringing
- · Inputs are TTL-Voltage compatible

#### 8.3.1 Balanced CMOS Push-Pull Outputs

This device includes balanced CMOS push-pull outputs. The term *balanced* indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads, so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times.

Unused push-pull CMOS outputs should be left disconnected.

#### 8.3.2 Clamp Diode Structure

As shown in Figure 8-1, the inputs and outputs to this device have both positive and negative clamping diodes.

#### **CAUTION**

Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.



Figure 8-1. Electrical Placement of Clamping Diodes for Each Input and Output



#### **8.4 Device Functional Modes**

**Table 8-1. Function Table** 

| INPUT | OUTPUT |
|-------|--------|
| Α     | Y      |
| Н     | L      |
| L     | Н      |

#### 9 Application Information Disclaimer

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 9.1 Application Information

The SNx4AC14 device is a low-drive CMOS device that can be used for a multitude of bus interface type applications where putput ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The inputs are tolerant to 5.5 V at any valid  $V_{CC}$ . This feature makes it Ideal for translating down to the  $V_{CC}$  level. Switching Characteristics Comparison shows the reduction in ringing compared to higher drive parts such as AC.

#### 9.2 Typical Application



Figure 9-1. Typical application schematic

#### 9.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads, so routing and load conditions should be considered to prevent ringing.

#### 9.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions
  - For rise time and fall time specifications, see  $\Delta t/\Delta V$  in the Section 6.3 table.
  - For specified High and low levels, see V<sub>IH</sub> and V<sub>II</sub> in the Section 6.3 table.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid  $V_{CC}$ .
- 2. Recommend Output Conditions
  - Load currents should not exceed 35 mA per output and 70 mA total for the part.
  - Outputs should not be pulled above V<sub>CC</sub>.



#### 9.2.3 Application Curves



Figure 9-2. Typical application timing diagram

#### 9.3 Power Supply Recommendations

The power supply can be any voltage between the MIN and MAX supply voltage rating located in the Section 6.3 table.

Each  $V_{CC}$  pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1  $\mu$ F is recommended. If there are multiple  $V_{CC}$  pins, 0.01  $\mu$ F or 0.022  $\mu$ F is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

#### 9.4 Layout

#### 9.4.1 Layout Guidelines

When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states.

Specified in Example Diagram are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient. It is acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the outputs section of the part when asserted. This will not disable the input section of the I/Os so they also cannot float when disabled.

#### 9.4.1.1 Layout Example



Figure 9-3. Layout Diagram

# 10 Device and Documentation Support

#### **10.1 Documentation Support**

#### 10.1.1 Related Documentation

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 10-1. Related Links

| PARTS     | PRODUCT<br>FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|-----------|-------------------|--------------|---------------------|---------------------|---------------------|
| SN54ACT14 | Click here        | Click here   | Click here          | Click here          | Click here          |
| SN74ACT14 | Click here        | Click here   | Click here          | Click here          | Click here          |

#### 10.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 10.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 10.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 10.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





www.ti.com 5-Feb-2023

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5)                    | Samples |
|------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-----------------------------------------|---------|
| 5962-9218301M2A  | ACTIVE     | LCCC         | FK                 | 20   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 5962-<br>9218301M2A<br>SNJ54ACT<br>14FK | Samples |
| 5962-9218301MCA  | ACTIVE     | CDIP         | J                  | 14   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 5962-9218301MC<br>A<br>SNJ54ACT14J      | Samples |
| 5962-9218301MDA  | ACTIVE     | CFP          | W                  | 14   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 5962-9218301MD<br>A<br>SNJ54ACT14W      | Samples |
| SN74ACT14D       | ACTIVE     | SOIC         | D                  | 14   | 50             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ACT14                                   | Samples |
| SN74ACT14DBR     | ACTIVE     | SSOP         | DB                 | 14   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | AD14                                    | Samples |
| SN74ACT14DR      | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ACT14                                   | Samples |
| SN74ACT14DRE4    | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ACT14                                   | Samples |
| SN74ACT14DRG4    | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ACT14                                   | Samples |
| SN74ACT14N       | ACTIVE     | PDIP         | N                  | 14   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -40 to 85    | SN74ACT14N                              | Samples |
| SN74ACT14NSR     | ACTIVE     | SO           | NS                 | 14   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ACT14                                   | Samples |
| SN74ACT14NSRG4   | ACTIVE     | SO           | NS                 | 14   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ACT14                                   | Samples |
| SN74ACT14PW      | ACTIVE     | TSSOP        | PW                 | 14   | 90             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | AD14                                    | Samples |
| SN74ACT14PWG4    | ACTIVE     | TSSOP        | PW                 | 14   | 90             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | AD14                                    | Samples |
| SN74ACT14PWR     | ACTIVE     | TSSOP        | PW                 | 14   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | AD14                                    | Samples |
| SN74ACT14PWRG4   | ACTIVE     | TSSOP        | PW                 | 14   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | AD14                                    | Samples |
| SNJ54ACT14FK     | ACTIVE     | LCCC         | FK                 | 20   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 5962-<br>9218301M2A<br>SNJ54ACT<br>14FK | Samples |

PACKAGE OPTION ADDENDUM

www.ti.com 5-Feb-2023

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5)            | Samples |
|------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|------------------------------------|---------|
| SNJ54ACT14J      | ACTIVE     | CDIP         | J                  | 14   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 5962-9218301MC<br>A<br>SNJ54ACT14J | Samples |
| SNJ54ACT14W      | ACTIVE     | CFP          | W                  | 14   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 5962-9218301MD<br>A<br>SNJ54ACT14W | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 5-Feb-2023

#### OTHER QUALIFIED VERSIONS OF SN54ACT14, SN74ACT14:

Catalog: SN74ACT14

• Military : SN54ACT14

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

• Military - QML certified for Military and Defense Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 16-Mar-2023

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74ACT14DBR | SSOP            | DB                 | 14 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| SN74ACT14DR  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74ACT14NSR | SO              | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| SN74ACT14PWR | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 16-Mar-2023



#### \*All dimensions are nominal

| 7 111 01111011010110 | are memma |              |                 |      |      |             |            |             |
|----------------------|-----------|--------------|-----------------|------|------|-------------|------------|-------------|
| Dev                  | ice       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN74AC               | Γ14DBR    | SSOP         | DB              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74AC               | T14DR     | SOIC         | D               | 14   | 2500 | 340.5       | 336.1      | 32.0        |
| SN74AC               | Γ14NSR    | SO           | NS              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74AC               | T14PWR    | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 16-Mar-2023

#### **TUBE**



\*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| 5962-9218301M2A | FK           | LCCC         | 20   | 1   | 506.98 | 12.06  | 2030   | NA     |
| 5962-9218301MDA | W            | CFP          | 14   | 1   | 506.98 | 26.16  | 6220   | NA     |
| SN74ACT14D      | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| SN74ACT14D      | D            | SOIC         | 14   | 50  | 507    | 8      | 3940   | 4.32   |
| SN74ACT14N      | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74ACT14N      | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74ACT14PW     | PW           | TSSOP        | 14   | 90  | 530    | 10.2   | 3600   | 3.5    |
| SN74ACT14PWG4   | PW           | TSSOP        | 14   | 90  | 530    | 10.2   | 3600   | 3.5    |
| SNJ54ACT14FK    | FK           | LCCC         | 20   | 1   | 506.98 | 12.06  | 2030   | NA     |
| SNJ54ACT14W     | W            | CFP          | 14   | 1   | 506.98 | 26.16  | 6220   | NA     |

#### **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# W (R-GDFP-F14)

# CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL STD 1835 GDFP1-F14



8.89 x 8.89, 1.27 mm pitch

LEADLESS CERAMIC CHIP CARRIER

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4040083-5/G





CERAMIC DUAL IN LINE PACKAGE



- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- His package is remitted by sealed with a ceramic its using glass mit.
   Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
   Falls within MIL-STD-1835 and GDIP1-T14.



CERAMIC DUAL IN LINE PACKAGE



# D (R-PDSO-G14)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### DB (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE

#### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150

#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated