







**SN74LV240A** 

SCLS384J - SEPTEMBER 1997 - REVISED DECEMBER 2022

# SN74LV240A Octal Inverting Buffers/Drivers With 3-State Outputs

## 1 Features

Texas

- $V_{CC}$  operation of 2 V to 5.5 V
- Max  $t_{\text{pd}}$  of 6.5 ns at 5 V

INSTRUMENTS

- Typical V<sub>OLP</sub> (Output Ground Bounce) <0.8 V at  $V_{CC} = 3.3 \text{ V}, \text{ T}_{A} = 25^{\circ}\text{C}$
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) >2.3 V at  $V_{CC} = 3.3 \text{ V}, \text{ T}_{A} = 25^{\circ}\text{C}$
- Support Mixed-Mode Voltage Operation on All Ports
- Latch-Up Performance Exceeds 250 mA per JESD 17
- Ioff Supports Live Insertion, Partial Power-Down Mode, and Back Drive Protection

## 2 Applications

- Handset: Smartphone
- Network Switch
- Health and Fitness / Wearables

## **3 Description**

These octal buffers/drivers with inverted outputs are designed for 2 V to 5.5 V  $V_{CC}$  operation.

The 'LV240A devices are designed specifically to improve both the performance and density of 3state memory address drivers, clock drivers, and busoriented receivers and transmitters.

These devices are organized as two 4-bit buffers/ line drivers with separate output-enable ( $\overline{OE}$ ) inputs. When  $\overline{OE}$  is low, the device passes inverted data from the A inputs to the Y outputs. When  $\overline{OE}$  is high, the outputs are in the high-impedance state.

| Fackage information 7 |            |                    |  |  |  |  |  |
|-----------------------|------------|--------------------|--|--|--|--|--|
| PART NUMBER           | PACKAGE    | BODY SIZE (NOM)    |  |  |  |  |  |
|                       | TVSOP (14) | 3.60 mm × 4.40 mm  |  |  |  |  |  |
|                       | SOIC (14)  | 8.65 mm × 3.91 mm  |  |  |  |  |  |
| SN74LV240A            | SO (14)    | 10.30 mm × 5.30 mm |  |  |  |  |  |
|                       | SSOP (14)  | 6.20 mm × 5.30 mm  |  |  |  |  |  |
|                       | TSSOP (14) | 5.00 mm × 4.40 mm  |  |  |  |  |  |

### Package Information<sup>(1)</sup>

For all available packages, see the orderable addendum at (1) the end of the data sheet.







Logic Diagram (Positive Logic)



## **Table of Contents**

| 1 Features1                                                    |  |
|----------------------------------------------------------------|--|
| 2 Applications1                                                |  |
| 3 Description1                                                 |  |
| 4 Revision History                                             |  |
| 5 Pin Configuration and Functions                              |  |
| 6 Specifications                                               |  |
| 6.1 Absolute Maximum Ratings <sup>(1)</sup> 5                  |  |
| 6.2 ESD Ratings5                                               |  |
| 6.3 Recommended Operating Conditions                           |  |
| 6.4 Thermal Information6                                       |  |
| 6.5 Electrical Characteristics7                                |  |
| 6.6 Switching Characteristics, V <sub>CC</sub> = 2.5 V ±0.2 V8 |  |
| 6.7 Switching Characteristics, V <sub>CC</sub> = 3.3 V ±0.3 V8 |  |
| 6.8 Switching Characteristics, V <sub>CC</sub> = 5 V ±0.5 V8   |  |
| 6.9 Noise Characteristics for SN74LV240A9                      |  |
| 6.10 Operating Characteristics                                 |  |
| 6.11 Typical Characteristics                                   |  |
| 7 Parameter Measurement Information10                          |  |
| 8 Detailed Description11                                       |  |
| 8.1 Overview                                                   |  |

| 8.2 Functional Block Diagram                        | 11   |
|-----------------------------------------------------|------|
| 8.3 Feature Description                             |      |
| 8.4 Device Functional Modes                         | 13   |
| 9 Application and Implementation                    | 14   |
| 9.1 Application Information                         |      |
| 9.2 Typical Application                             |      |
| 10 Power Supply Recommendations                     |      |
| 11 Layout                                           |      |
| 11.1 Layout Guidelines                              |      |
| 11.2 Layout Example                                 |      |
| 12 Device and Documentation Support                 |      |
| 12.1 Related Links                                  |      |
| 12.2 Receiving Notification of Documentation Update | es17 |
| 12.3 Support Resources                              |      |
| 12.4 Trademarks                                     |      |
| 12.5 Electrostatic Discharge Caution                |      |
| 12.6 Glossary                                       |      |
| 13 Mechanical, Packaging, and Orderable             |      |
| Information                                         | 17   |
|                                                     |      |

## **4 Revision History**

| C | hanges from Revision I (February 2015) to Revision J (December 2022)                                                                                                                                                                                                                      | Page |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • | Updated the format for tables, figures, and cross-references throughout the document                                                                                                                                                                                                      | 1    |
| С | hanges from Revision H (April 2005) to Revision I (Feruary 2015)                                                                                                                                                                                                                          | Page |
|   | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and<br>Implementation section, Power Supply Recommendations section, Layout section, Device and<br>Documentation Support section, and Mechanical, Packaging, and Orderable Information section |      |



## **5** Pin Configuration and Functions



### Figure 5-1. SN74LV240A: DB, DGV, DW, NS, or PW Package Top View

| NAME <sup>(1)</sup> | PIN | TYPE | DESCRIPTION     |
|---------------------|-----|------|-----------------|
| 10E                 | 1   | I    | Output enable 1 |
| 1A1                 | 2   | I    | 1A1 input       |
| 2Y4                 | 3   | 0    | 2Y4 output      |
| 1A2                 | 4   | I    | 1A2 input       |
| 2Y3                 | 5   | 0    | 2Y3 output      |
| 1A3                 | 6   | I    | 1A3 input       |
| 2Y2                 | 7   | 0    | 2Y2 output      |
| 1A4                 | 8   | I    | 1A4 input       |
| 2Y1                 | 9   | 0    | 2Y1 output      |
| GND                 | 10  | _    | Ground pin      |
| 2A1                 | 11  | I    | 2A1 input       |
| 1Y4                 | 12  | 0    | 1Y4 output      |
| 2A2                 | 13  | I    | 2A2 input       |
| 1Y3                 | 14  | 0    | 1Y3 output      |
| 2A3                 | 15  | I    | 2A3 input       |
| 1Y2                 | 16  | 0    | 1Y2 output      |
| 2A4                 | 17  | I    | 2A4 input       |
| 1Y1                 | 18  | 0    | 1Y1 output      |
| 20E                 | 19  | I    | Output enable 2 |
| VCC                 | 20  | _    | Power pin       |

. . - - --

(1) Signal Types: I = Input, O = Output, I/O = Input or Output



## **6** Specifications

## 6.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature (unless otherwise noted)

|                  |                                          |                                                  |      | MIN  | MAX                   | UNIT |
|------------------|------------------------------------------|--------------------------------------------------|------|------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage                           |                                                  | -0.5 | 7    | V                     |      |
| VI               | Input voltage <sup>(2)</sup>             |                                                  |      | -0.5 | 7                     | V    |
| Vo               | Voltage applied to any output in the h   | high-impedance or power-off state <sup>(2)</sup> |      | -0.5 | 7                     | V    |
| Vo               | Output voltage <sup>(2) (3)</sup>        | Output voltage <sup>(2) (3)</sup>                |      |      | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                      | V <sub>1</sub> < 0                               |      |      | -20                   | mA   |
| I <sub>ок</sub>  | Output clamp current                     | V <sub>O</sub> < 0                               |      |      | -50                   | mA   |
| lo               | Continuous output current                | $V_{O} = 0$ to $V_{CC}$                          |      | -35  | 35                    | mA   |
|                  | Continuous current through $V_{CC}$ or G | GND                                              |      | -70  | 70                    | mA   |
| T <sub>stg</sub> | Storage temperature                      | Storage temperature                              |      | -65  | 150                   | °C   |
| TJ               | Junction Temperature                     |                                                  |      |      | 150                   | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

(3) The value is limited to 5.5-V maximum.

### 6.2 ESD Ratings

|                                  |               |                                                                                | VALUE | UNIT |
|----------------------------------|---------------|--------------------------------------------------------------------------------|-------|------|
|                                  |               | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 |      |
| V <sub>(ESD)</sub> Electrostatic | Electrostatic | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |
|                                  | aleenia.ge    | Machine model (A115-A)                                                         | ±200  |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### 6.3 Recommended Operating Conditions

#### see (1)

|                 |                                    |                                | MIN                   | MAX                   | UNIT |
|-----------------|------------------------------------|--------------------------------|-----------------------|-----------------------|------|
| V <sub>CC</sub> | Supply voltage                     |                                | 2                     | 5.5                   | V    |
|                 |                                    | V <sub>CC</sub> = 2 V          | 1.5                   |                       |      |
| V               | High-level input voltage           | V <sub>CC</sub> = 2.3 to 2.7 V | V <sub>CC</sub> × 0.7 |                       | V    |
| V <sub>IH</sub> |                                    | V <sub>CC</sub> = 3 to 3.6 V   | V <sub>CC</sub> × 0.7 |                       | v    |
|                 |                                    | V <sub>CC</sub> = 4.5 to 5.5 V | V <sub>CC</sub> × 0.7 |                       |      |
|                 |                                    | $V_{CC} = 2 V$                 |                       | 0.5                   |      |
| V <sub>IL</sub> | Low-level input voltage            | $V_{CC}$ = 2.3 to 2.7 V        | N N                   | / <sub>CC</sub> × 0.3 | V    |
|                 |                                    | V <sub>CC</sub> = 3 to 3.6 V   | N 1                   | / <sub>CC</sub> × 0.3 | v    |
|                 |                                    | V <sub>CC</sub> = 4.5 to 5.5 V | , v                   | / <sub>CC</sub> × 0.3 |      |
| VI              | Input voltage                      |                                | 0                     | 5.5                   | V    |
| Vo              | Output voltage                     | High or low state              | 0                     | $V_{CC}$              | V    |
|                 |                                    | 3-state                        | 0                     | 5.5                   | v    |
|                 |                                    | $V_{CC} = 2 V$                 |                       | -50                   | μA   |
| I <sub>OH</sub> | High-level output current          | $V_{CC}$ = 2.3 to 2.7 V        |                       | -2                    |      |
| ЮН              |                                    | V <sub>CC</sub> = 3 to 3.6 V   |                       | -8                    | mA   |
|                 |                                    | $V_{CC}$ = 4.5 to 5.5 V        |                       | -16                   |      |
|                 |                                    | $V_{CC} = 2 V$                 |                       | 50                    | μA   |
| I <sub>OL</sub> | Low-level output current           | V <sub>CC</sub> = 2.3 to 2.7 V |                       | 2                     |      |
| OL              |                                    | V <sub>CC</sub> = 3 to 3.6 V   |                       | 8                     | mA   |
|                 |                                    | $V_{CC}$ = 4.5 to 5.5 V        |                       | 16                    |      |
|                 |                                    | V <sub>CC</sub> = 2.3 to 2.7 V |                       | 200                   |      |
| Δt/Δv           | Input transition rise or fall rate | V <sub>CC</sub> = 3 to 3.6 V   |                       | 100                   | ns/V |
|                 |                                    | V <sub>CC</sub> = 4.5 to 5.5 V |                       | 20                    |      |
| T <sub>A</sub>  | Operating free-air temperature     |                                | -40                   | 125                   | °C   |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004.

### 6.4 Thermal Information

|                       |                                                       | DW   | DB      | DGV   | NS   | PW    | UNIT |
|-----------------------|-------------------------------------------------------|------|---------|-------|------|-------|------|
|                       |                                                       |      | 20 PINS |       |      |       |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance <sup>(2)</sup> | 79.2 | 94.5    | 116.2 | 76.7 | 102.4 |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance             | 43.7 | 56.4    | 31.2  | 43.2 | 36.5  |      |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance                  | 47.0 | 49.7    | 57.7  | 44.2 | 53.6  | °C/W |
| ΨJT                   | Junction-to-top characterization parameter            | 18.6 | 18.5    | 0.9   | 16.8 | 2.4   |      |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter          | 46.5 | 49.3    | 57.0  | 43.8 | 52.9  |      |

For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953.
 The package thermal impedance is calculated in accordance with JESD 51-7.



### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                                             | TEST<br>CONDITIONS                               | Vcc           | MIN                      | ТҮР | MAX  | UNIT |  |
|------------------|-----------------------------------------------------------------------|--------------------------------------------------|---------------|--------------------------|-----|------|------|--|
|                  |                                                                       | I <sub>OH</sub> = –50 μA                         | 2 to<br>5.5 V | V <sub>CC</sub> –<br>0.1 |     |      |      |  |
| VOH              | High level output voltage                                             | I <sub>OH</sub> = –2 mA                          | 2.3 V         | 2                        |     |      | V    |  |
|                  |                                                                       | I <sub>OH</sub> = -8 mA                          | 3 V           | 2.48                     |     |      |      |  |
|                  |                                                                       | I <sub>OH</sub> = -16 mA                         | 4.5 V         | 3.8                      |     |      |      |  |
|                  |                                                                       | I <sub>OL</sub> = 50 μA                          | 2 to<br>5.5 V |                          |     | 0.1  |      |  |
| V <sub>OL</sub>  | Low level output voltage                                              | I <sub>OL</sub> = 2 mA                           | 2.3 V         |                          |     | 0.4  | V    |  |
| -                |                                                                       | I <sub>OL</sub> = 8 mA                           | 3 V           |                          |     | 0.44 |      |  |
|                  |                                                                       | I <sub>OL</sub> = 16 mA                          | 4.5 V         |                          |     | 0.55 |      |  |
| I <sub>I</sub>   | Input leakage current                                                 | V <sub>I</sub> = 5.5 V or<br>GND                 | 0 to<br>5.5 V |                          | ±1  |      | μA   |  |
| I <sub>OZ</sub>  | Off-State (High-Impedance State) Output Current (of a 3-State Output) | V <sub>O</sub> = V <sub>CC</sub> or<br>GND       | 5.5 V         |                          |     | ±5   | μΑ   |  |
| I <sub>CC</sub>  | Supply current                                                        | $V_{I} = V_{CC} \text{ or}$<br>GND, $I_{O} = 0$  | 5.5 V         |                          |     | 20   | μA   |  |
| l <sub>off</sub> | Input/Output Power-Off Leakage Current                                | V <sub>1</sub> or V <sub>O</sub> = 0 to<br>5.5 V | 0             |                          |     | 5    | μA   |  |
| Ci               | Input Capacitance                                                     | V <sub>I</sub> = V <sub>CC</sub> or<br>GND       | 3.3 V         |                          | 2.3 |      | pF   |  |

## 6.6 Switching Characteristics, V<sub>CC</sub> = 2.5 V $\pm$ 0.2 V

over recommended operating free-air temperature range (unless otherwise noted) (see Section 7)

| PARAMETER          |              |                         | LOAD                   | T <sub>A</sub> | = 25°C               |                       | MIN                 | MAV                 |                     |  |
|--------------------|--------------|-------------------------|------------------------|----------------|----------------------|-----------------------|---------------------|---------------------|---------------------|--|
| PARAMETER          | FROM (INPUT) | TO (OUTPUT) CAPACITANCE |                        | MIN            | TYP                  | MAX                   | IVIIIN              | IVIAA               | UNIT                |  |
| t <sub>pd</sub>    | A            |                         |                        |                | 6.3 <mark>(1)</mark> | 11.6 <mark>(1)</mark> | 1 <sup>(2)</sup>    | 14 <mark>(2)</mark> |                     |  |
| t <sub>en</sub>    | ŌĒ           | Y                       | C <sub>L</sub> = 15 pF |                | 8.5 <mark>(1)</mark> | 14.6 <mark>(1)</mark> | 1 <sup>(2)</sup>    | 17 <mark>(2)</mark> | ns                  |  |
| t <sub>dis</sub>   | ŌĒ           |                         |                        |                |                      | 9.7 <mark>(1)</mark>  | 14.1 <sup>(1)</sup> | 1 <sup>(2)</sup>    | 16 <mark>(2)</mark> |  |
| t <sub>pd</sub>    | A            |                         |                        |                | 8.2                  | 14.4                  | 1                   | 17                  |                     |  |
| t <sub>en</sub>    | ŌĒ           | Y                       | C = 50 pF              |                | 10.3                 | 17.8                  | 1                   | 21                  |                     |  |
| t <sub>dis</sub>   | ŌĒ           |                         | C <sub>L</sub> = 50 pF |                | 14.2                 | 19.2                  | 1                   | 21                  | ns                  |  |
| t <sub>sk(o)</sub> |              |                         |                        |                |                      | 2                     |                     | 2 <sup>(3)</sup>    |                     |  |

(1) On products compliant to MIL-PRF-38535, this parameter is not production tested.

(2) This note applies to SN54LV240A only: On products compliant to MIL-PRF-38535, this parameter is not production tested.

(3) Value applies for SN74LV240A only

### 6.7 Switching Characteristics, V<sub>CC</sub> = 3.3 V ±0.3 V

over recommended operating free-air temperature range (unless otherwise noted) (see Section 7)

| PARAMETER          | FROM (INPUT) |             | LOAD                   | ⊿T  | A = 25°C MIN M     | MAY                   | UNIT             |                       |      |
|--------------------|--------------|-------------|------------------------|-----|--------------------|-----------------------|------------------|-----------------------|------|
| FARAMETER          |              | TO (OUTPUT) | CAPACITANCE            | MIN | TYP                | MAX                   | IVIIIN           | IVIAA                 | UNIT |
| t <sub>pd</sub>    | A            |             |                        |     | 4.6 <sup>(1)</sup> | 7.5 <mark>(1)</mark>  | 1 <sup>(2)</sup> | 9 <sup>(2)</sup>      |      |
| t <sub>en</sub>    | ŌĒ           | Y           | C <sub>L</sub> = 15 pF |     | 6.2 <sup>(1)</sup> | 10.6 <mark>(1)</mark> | 1 <sup>(2)</sup> | 12.5 <mark>(2)</mark> | ns   |
| t <sub>dis</sub>   | ŌĒ           |             | -                      |     | 8.3 <sup>(1)</sup> | 12.5 <mark>(1)</mark> | 1 <sup>(2)</sup> | 13.5 <sup>(2)</sup>   |      |
| t <sub>pd</sub>    | A            | Y           |                        |     | 5.9                | 11                    | 1                | 12.5                  |      |
| t <sub>en</sub>    | ŌĒ           |             | C = 50  pc             |     | 7.5                | 14.1                  | 1                | 16                    |      |
| t <sub>dis</sub>   | ŌĒ           |             | C <sub>L</sub> = 50 pF |     | 11.8               | 15                    | 1                | 17                    | ns   |
| t <sub>sk(o)</sub> |              |             |                        |     |                    | 1.5                   |                  | 1.5 <mark>(3)</mark>  |      |

(1) On products compliant to MIL-PRF-38535, this parameter is not production tested.

(2) This note applies to SN54LV240A only: On products compliant to MIL-PRF-38535, this parameter is not production tested.

(3) Value applies for SN74LV240A only

### 6.8 Switching Characteristics, V<sub>CC</sub> = 5 V ±0.5 V

over recommended operating free-air temperature range (unless otherwise noted) (see Section 7)

| PARAMETER          | FROM (INPUT) | TO (OUTPUT)         | LOAD                   | T <sub>A</sub> | = 25°C               |                       | MIN              | MAY                   | UNIT |
|--------------------|--------------|---------------------|------------------------|----------------|----------------------|-----------------------|------------------|-----------------------|------|
| PARAMETER          |              | CAPACITANCE MIN TYP |                        | TYP            | MAX                  | IVIIIN                | IVIAA            |                       |      |
| t <sub>pd</sub>    | A            |                     |                        |                | 3.4 <mark>(1)</mark> | 5.5 <mark>(1)</mark>  | 1 <sup>(2)</sup> | 6.5 <mark>(2)</mark>  |      |
| t <sub>en</sub>    | ŌĒ           | Y                   | C <sub>L</sub> = 15 pF |                | 4.6 <sup>(1)</sup>   | 7.3 <sup>(1)</sup>    | 1 <sup>(2)</sup> | 8.5 <mark>(2)</mark>  | ns   |
| t <sub>dis</sub>   | ŌĒ           |                     |                        |                | 7.4 <sup>(1)</sup>   | 12.2 <mark>(1)</mark> | 1 <sup>(2)</sup> | 13.5 <mark>(2)</mark> |      |
| t <sub>pd</sub>    | A            |                     |                        |                | 4.4                  | 7.5                   | 1                | 8.5                   |      |
| t <sub>en</sub>    | ŌĒ           | Y                   | C = 50  pc             |                | 5.6                  | 9.3                   | 1                | 10.5                  |      |
| t <sub>dis</sub>   | ŌĒ           |                     | C <sub>L</sub> = 50 pF |                | 9.7                  | 14.2                  | 1                | 15.5                  | ns   |
| t <sub>sk(o)</sub> |              |                     |                        |                |                      | 1                     |                  | 1 <sup>(3)</sup>      |      |

(1) On products compliant to MIL-PRF-38535, this parameter is not production tested.

(2) This note applies to SN54LV240A only: On products compliant to MIL-PRF-38535, this parameter is not production tested.

(3) This values applies for SN74LV240A only



### 6.9 Noise Characteristics for SN74LV240A

 $V_{CC} = 3.3 \text{ V}, C_{L} = 50 \text{ pF}, T_{A} = 25^{\circ}\text{C} \text{ (see (1))}$ 

|                    | PARAMETER                                     | MIN  | TYP   | MAX  | UNIT |
|--------------------|-----------------------------------------------|------|-------|------|------|
| V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> |      | 0.56  |      |      |
| V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> |      | -0.49 |      |      |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> |      | 2.82  |      | V    |
| V <sub>IH(D)</sub> | High-level dynamic input voltage              | 2.31 |       |      |      |
| V <sub>IL(D)</sub> | Low-level dynamic input voltage               |      |       | 0.99 |      |

(1) Characteristics are for surface-mount packages only.

### 6.10 Operating Characteristics

T<sub>A</sub> = 25°C

| PARAMETER |                               | TEST CONDITIONS                           | V <sub>cc</sub> | TYP  | UNIT |
|-----------|-------------------------------|-------------------------------------------|-----------------|------|------|
| C         | Power dissipation capacitance | $C_1 = 50 \text{ pF } f = 10 \text{ MHz}$ | 3.3 V           | 14   | ۶F   |
| Cpd       | rower dissipation capacitance | $C_{L} = 50 \text{ pr}        $           | 5 V             | 16.4 |      |

## 6.11 Typical Characteristics









A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>0</sub> = 50  $\Omega$ , t<sub>r</sub>  $\leq$  3 ns, t<sub>f</sub>  $\leq$  3 ns.
- D. The outputs are measured one at a time, with one input transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and tPZH are the same as  $t_{en}$ .
- $G. \quad t_{\mathsf{PHL}} \text{ and } t_{\mathsf{PLH}} \text{ are the same as } t_{\mathsf{pd}}.$
- H. All parameters and waveforms are not applicable to all devices.

#### Figure 7-1. Load Circuit and Voltage Waveforms



## 8 Detailed Description

### 8.1 Overview

These octal buffers/drivers with inverted outputs are designed for 2 V to 5.5 V  $V_{CC}$  operation.

The 'LV240A devices are designed specifically to improve both the performance and density of 3-state memory address drivers, clock drivers, and bus-oriented receivers and transmitters.

These devices are organized as two 4-bit buffers/line drivers with separate output-enable ( $\overline{OE}$ ) inputs. When  $\overline{OE}$  is low, the device passes inverted data from the A inputs to the Y outputs. When  $\overline{OE}$  is high, the outputs are in the high-impedance state.

### 8.2 Functional Block Diagram







## 8.3 Feature Description

- Wide operating voltage range operates from 2 V to 5.5 V operation Allow down voltage translation inputs accept voltages to 5.5 V  $\,$ •
- ٠
- $I_{\text{off}}$  feature allows voltages on the inputs and outputs when  $V_{\text{CC}}$  is 0 V ٠



### 8.4 Device Functional Modes

| Table | 8-1. | Function  | Table |
|-------|------|-----------|-------|
|       | (Eac | h Buffer) |       |

| (=======) |        |          |  |  |  |  |  |  |  |
|-----------|--------|----------|--|--|--|--|--|--|--|
| INPU      | OUTPUT |          |  |  |  |  |  |  |  |
| ŌĒ        | Α      | (2)<br>Y |  |  |  |  |  |  |  |
| L         | Н      | L        |  |  |  |  |  |  |  |
| L         | L      | Н        |  |  |  |  |  |  |  |
| Н         | Х      | Z        |  |  |  |  |  |  |  |

- (1) H = High Voltage Level, L = Low Voltage Level, X = Don't Care
- (2) H = Driving High, L = Driving Low, Z = High Impedance State



### **9** Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

The SN74LV240A is a low-drive CMOS device that can be used for a multitude of bus interface type applications where the data needs to be retained or latched. It can produce 8 mA of drive current at 3.3 V making it ideal for driving multiple outputs and low-noise applications. The inputs are 5.5-V tolerant allowing it to translate down to  $V_{CC}$ .

### 9.2 Typical Application



Figure 9-1. Typical Application Schematic

#### 9.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so routing and load conditions should be considered to prevent ringing.

### 9.2.2 Detailed Design Procedure

- 1. Recommended input conditions
  - Rise time and fall time specifications see ( $\Delta t/\Delta V$ ) in Section 6.3.
  - Specified high and low levels. See  $(V_{IH} \text{ and } V_{IL})$  in Section 6.3.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>
- 2. Recommend output conditions
  - Load currents should not exceed 35 mA per output and 70 mA total for the part
  - Outputs should not be pulled above V<sub>CC</sub>



### 9.2.3 Application Curve



Figure 9-2. Switching Characteristics Comparison



## **10 Power Supply Recommendations**

The power supply can be any voltage between the min and max supply voltage rating located in Section 6.3.

Each V<sub>CC</sub> terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends 0.1  $\mu$ F and if there are multiple V<sub>CC</sub> terminals, then TI recommends .01  $\mu$ F or .022  $\mu$ F for each power terminal. It is okay to parallel multiple bypass capacitors to reject different frequencies of noise. A 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results.

### 11 Layout

### **11.1 Layout Guidelines**

When using multiple bit logic devices inputs should not ever float.

In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified below are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$  whichever make more sense or is more convenient. It is generally okay to float outputs unless the part is a transceiver. If the transceiver has an output enable pin it will disable the outputs section of the part when asserted. This does not disable the input section of the IOs so they cannot float when disabled.

### 11.2 Layout Example



Figure 11-1. Layout Recommendation



## **12 Device and Documentation Support**

### 12.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS      | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT &<br>COMMUNITY |  |  |  |  |  |  |  |
|------------|----------------|--------------|------------------------|---------------------|------------------------|--|--|--|--|--|--|--|
| SN54LV240A | Click here     | Click here   | Click here             | Click here          | Click here             |  |  |  |  |  |  |  |
| SN74LV240A | Click here     | Click here   | Click here             | Click here          | Click here             |  |  |  |  |  |  |  |

#### Table 12-1. Related Links

### **12.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **12.3 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      | 2000           |                 | (6)                           |                      | 10 to 105    | 1.1/0404                |         |
| SN74LV240ADBR    | ACTIVE        | SSOP         | DB                 | 20   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LV240A                  | Samples |
| SN74LV240ADBRE4  | ACTIVE        | SSOP         | DB                 | 20   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LV240A                  | Samples |
| SN74LV240ADGVR   | ACTIVE        | TVSOP        | DGV                | 20   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LV240A                  | Samples |
| SN74LV240ADW     | ACTIVE        | SOIC         | DW                 | 20   | 25             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LV240A                  | Samples |
| SN74LV240ADWR    | ACTIVE        | SOIC         | DW                 | 20   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LV240A                  | Samples |
| SN74LV240ANSR    | ACTIVE        | SO           | NS                 | 20   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | 74LV240A                | Samples |
| SN74LV240APW     | ACTIVE        | TSSOP        | PW                 | 20   | 70             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LV240A                  | Samples |
| SN74LV240APWG4   | ACTIVE        | TSSOP        | PW                 | 20   | 70             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LV240A                  | Samples |
| SN74LV240APWR    | ACTIVE        | TSSOP        | PW                 | 20   | 2000           | RoHS & Green    | NIPDAU   SN                   | Level-1-260C-UNLIM   | -40 to 125   | LV240A                  | Samples |
| SN74LV240APWRG4  | ACTIVE        | TSSOP        | PW                 | 20   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LV240A                  | Samples |
| SN74LV240APWT    | ACTIVE        | TSSOP        | PW                 | 20   | 250            | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LV240A                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



## PACKAGE OPTION ADDENDUM

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com

Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74LV240ADBR               | SSOP            | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LV240ADGVR              | TVSOP           | DGV                | 20 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV240ADWR               | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74LV240ANSR               | SO              | NS                 | 20 | 2000 | 330.0                    | 24.4                     | 8.4        | 13.0       | 2.5        | 12.0       | 24.0      | Q1               |
| SN74LV240APWR               | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| SN74LV240APWR               | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| SN74LV240APWRG4             | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| SN74LV240APWT               | TSSOP           | PW                 | 20 | 250  | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

6-Dec-2022



| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LV240ADBR   | SSOP         | DB              | 20   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV240ADGVR  | TVSOP        | DGV             | 20   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV240ADWR   | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LV240ANSR   | SO           | NS              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LV240APWR   | TSSOP        | PW              | 20   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV240APWR   | TSSOP        | PW              | 20   | 2000 | 364.0       | 364.0      | 27.0        |
| SN74LV240APWRG4 | TSSOP        | PW              | 20   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV240APWT   | TSSOP        | PW              | 20   | 250  | 356.0       | 356.0      | 35.0        |

## TEXAS INSTRUMENTS

www.ti.com

6-Dec-2022

## TUBE



## - B - Alignment groove width

#### \*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74LV240ADW   | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN74LV240APW   | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| SN74LV240APWG4 | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |

# **DB0020A**



# **PACKAGE OUTLINE**

SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.



# DB0020A

# **EXAMPLE BOARD LAYOUT**

## SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DB0020A

# **EXAMPLE STENCIL DESIGN**

## SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## MECHANICAL DATA

### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0-10 Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



## **MECHANICAL DATA**

PLASTIC SMALL-OUTLINE

MPDS006C - FEBRUARY 1996 - REVISED AUGUST 2000

### DGV (R-PDSO-G\*\*)

24 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.
- D. Falls within JEDEC: 24/48 Pins MO-153

14/16/20/56 Pins – MO-194



# **DW0020A**



# **PACKAGE OUTLINE**

## SOIC - 2.65 mm max height

SOIC



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



# DW0020A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DW0020A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# **PW0020A**



# **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0020A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0020A

# **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## LAND PATTERN DATA



NOTES: Α. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
  C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated