- Members of the Texas Instruments (TITM) SCOPE ${ }^{\text {M }}$ Family of Testability Products
- Members of the TI Widebus ${ }^{\text {TM }}$ Family
- State-of-the-Art 3.3-V ABT Design Supports Mixed-Mode Signal Operation (5-V Input and Output Voltages With 3.3-V VCc)
- Support Unregulated Battery Operation Down to 2.7 V
- UBT ${ }^{\text {TM }}$ (Universal Bus Transceiver) Combines D-Type Latches and D-Type Flip-Flops for Operation in Transparent, Latched, or Clocked Mode
- Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
- B-Port Outputs of 'LVTH182514 Devices Have Equivalent $25-\Omega$ Series Resistors, So No External Resistors Are Required
- Compatible With the IEEE Std 1149.1-1990 (JTAG) Test Access Port and Boundary-Scan Architecture
- SCOPE ${ }^{\text {TM }}$ Instruction Set
- IEEE Std 1149.1-1990 Required Instructions and Optional CLAMP and HIGHZ
- Parallel-Signature Analysis at Inputs
- Pseudo-Random Pattern Generation From Outputs
- Sample Inputs/Toggle Outputs
- Binary Count From Outputs
- Device Identification
- Even-Parity Opcodes
- Package Options Include 64-Pin Plastic Thin Shrink Small-Outline (DGG) and 64-Pin Ceramic Dual Flat (HKC) Packages Using $0.5-\mathrm{mm}$ Center-to-Center Spacings

SN54LVTH18514, SN54LVTH182514 ... HKC PACKAGE
SN74LVTH18514, SN74LVTH182514 . . . DGG PACKAGE
(TOP VIEW)


## description

The 'LVTH18514 and 'LVTH182514 scan test devices with 20-bit universal bus transceivers are members of the TI SCOPE testability integrated-circuit family. This family of devices supports IEEE Std 1149.1-1990 boundary scan to facilitate testing of complex circuit-board assemblies. Scan access to the test circuitry is accomplished via the 4 -wire test access port (TAP) interface.

Additionally, these devices are designed specifically for low-voltage (3.3-V) $\mathrm{V}_{\mathrm{CC}}$ operation, but with the capability to provide a TTL interface to a $5-\mathrm{V}$ system environment.

## description (continued)

In the normal mode, these devices are 20-bit universal bus transceivers that combine D-type latches and D-type flip-flops to allow data flow in transparent, latched, or clocked modes. The test circuitry can be activated by the TAP to take snapshot samples of the data appearing at the device pins or to perform a self-test on the boundary-test cells. Activating the TAP in the normal mode does not affect the functional operation of the SCOPE universal bus transceivers.

Data flow in each direction is controlled by output-enable ( $\overline{\mathrm{OEAB}}$ and $\overline{\mathrm{OEBA}}$ ), latch-enable (LEAB and LEBA), clock-enable ( $\overline{\text { CLKENAB }}$ and $\overline{\text { CLKENBA }}$ ), and clock (CLKAB and CLKBA) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low, the A data is latched while CLKENAB is high and/or CLKAB is held at a static low or high logic level. Otherwise, if LEAB is low and CLKENAB is low, A data is stored on a low-to-high transition of CLKAB. When OEAB is low, the B outputs are active. When $\overline{O E A B}$ is high, the $B$ outputs are in the high-impedance state. $B$-to-A data flow is similar to $A$-to- $B$ data flow, but uses the $\overline{O E B A}$, LEBA, $\overline{C L K E N B A}$, and CLKBA inputs.
In the test mode, the normal operation of the SCOPE universal bus transceivers is inhibited, and the test circuitry is enabled to observe and control the I/O boundary of the device. When enabled, the test circuitry performs boundary-scan test operations according to the protocol described in IEEE Std 1149.1-1990.

Four dedicated test pins are used to observe and control the operation of the test circuitry: test data input (TDI), test data output (TDO), test mode select (TMS), and test clock (TCK). Additionally, the test circuitry performs other testing functions, such as parallel-signature analysis (PSA) on data inputs and pseudo-random pattern generation (PRPG) from data outputs. All testing and scan operations are synchronized to the TAP interface.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.
The B-port outputs of 'LVTH182514, which are designed to source or sink up to 12 mA , include equivalent $25-\Omega$ series resistors to reduce overshoot and undershoot.
The SN54LVTH18514 and SN54LVTH182514 are characterized for operation over the full military temperature range of $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$. The SN74LVTH18514 and SN74LVTH182514 are characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

FUNCTION TABLE $\dagger$ (normal mode, each register)

| INPUTS |  |  |  |  | OUTPUTB |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\text { OEAB }}$ | LEAB | CLKENAB | CLKAB | A |  |
| L | L | L | L | X | $\mathrm{B}_{0} \ddagger$ |
| L | L | L | $\uparrow$ | L | L |
| L | L | L | $\uparrow$ | H | H |
| L | L | H | X | X | $\mathrm{B}_{0} \ddagger$ |
| L | H | X | X | L | L |
| L | H | X | X | H | H |
| H | X | X | X | X | Z |

$\dagger$ A-to-B data flow is shown. B-to-A data flow is similar, but uses $\overline{O E B A}, ~ L E B A, ~ \overline{C L K E N B A}$, and CLKBA.
$\ddagger$ Output level before the indicated steady-state input conditions were established
functional block diagram


Terminal Functions

| TERMINAL NAME | DESCRIPTION |
| :--- | :--- |
| A1-A20 | Normal-function A-bus I/O ports. See function table for normal-mode logic. |
| B1-B20 | Normal-function B-bus I/O ports. See function table for normal-mode logic. |
| CLKAB, CLKBA | Normal-function clock inputs. See function table for normal-mode logic. |
| $\overline{\text { CLKENAB, } \overline{\text { CLKENBA }}}$ | Normal-function clock enables. See function table for normal-mode logic. |
| GND | Ground |
| LEAB, LEBA | Normal-function latch enables. See function table for normal-mode logic. |
| $\overline{\text { OEAB }, \overline{O E B A ~}}$ | Normal-function output enables. See function table for normal-mode logic. An internal pullup at each terminal forces <br> the terminal to a high level if left unconnected. |
| TCK | Test clock. One of four terminals required by IEEE Std 1149.1-1990. Test operations of the device are synchronous <br> to TCK. Data is captured on the rising edge of TCK and outputs change on the falling edge of TCK. |
| TDI | Test data input. One of four terminals required by IEEE Std 1149.1-1990. TDI is the serial input for shifting data <br> through the instruction register or selected data register. An internal pullup forces TDI to a high level if left <br> unconnected. |
| TDO | Test data output. One of four terminals required by IEEE Std 1149.1-1990. TDO is the serial output for shifting data <br> through the instruction register or selected data register. |
| TMS | Test mode select. One of four terminals required by IEEE Std 1149.1-1990. TMS directs the device through its TAP <br> controller states. An internal pullup forces TMS to a high level if left unconnected. |
| VCC | Supply voltage |

## test architecture

Serial-test information is conveyed by means of a 4-wire test bus or TAP that conforms to IEEE Std 1149.1-1990. Test instructions, test data, and test control signals are passed along this serial-test bus. The TAP controller monitors two signals from the test bus: TCK and TMS. The TAP controller extracts the synchronization (TCK) and state control (TMS) signals from the test bus and generates the appropriate on-chip control signals for the test structures in the device. Figure 1 shows the TAP-controller state diagram.

The TAP controller is fully synchronous to the TCK signal. Input data is captured on the rising edge of TCK and output data changes on the falling edge of TCK. This scheme ensures data to be captured is valid for fully one-half of the TCK cycle.

The functional block diagram shows the IEEE Std 1149.1-1990 4-wire test bus and boundary-scan architecture and the relationships of the test bus, the TAP controller, and the test registers. As shown, the device contains an 8-bit instruction register and four test data registers: a 48-bit boundary-scan register, a 3-bit boundary-control register, a 1 -bit bypass register, and a 32-bit device-identification register.


Figure 1. TAP-Controller State Diagram

## state diagram description

The TAP controller is a synchronous finite-state machine that provides test control signals throughout the device. The state diagram shown in Figure 1 is in accordance with IEEE Std 1149.1-1990. The TAP controller proceeds through its states, based on the level of TMS at the rising edge of TCK.
As shown, the TAP controller consists of 16 states. There are six stable states (indicated by a looping arrow in the state diagram) and ten unstable states. A stable state is defined as a state the TAP controller can retain for consecutive TCK cycles. Any state that does not meet this criterion is an unstable state.
There are two main paths through the state diagram: one to access and control the selected data register and one to access and control the instruction register. Only one register at a time can be accessed.

## Test-Logic-Reset

The device powers up in the Test-Logic-Reset state. In the stable Test-Logic-Reset state, the test logic is reset and is disabled so that the normal logic function of the device is performed. The instruction register is reset to an opcode that selects the optional IDCODE instruction, if supported, or the BYPASS instruction. Certain data registers also can be reset to their power-up values.
The state machine is constructed such that the TAP controller returns to the Test-Logic-Reset state in no more than five TCK cycles if TMS is left high. The TMS pin has an internal pullup resistor that forces it high if left unconnected or if a board defect causes it to be open circuited.
For the 'LVTH18514 and 'LVTH182514, the instruction register is reset to the binary value 10000001, which selects the IDCODE instruction. Bits 47-46 in the boundary-scan register are reset to logic 1, ensuring that these cells, which control A-port and B-port outputs, are set to benign values (i.e., if test mode were invoked, the outputs would be at high-impedance state). Reset values of other bits in the boundary-scan register should be considered indeterminate. The boundary-control register is reset to the binary value 010 , which selects the PSA test operation.

## Run-Test/Idle

The TAP controller must pass through the Run-Test/ldle state (from Test-Logic-Reset) before executing any test operations. The Run-Test/ldle state also can be entered following data-register or instruction-register scans. Run-Test/Idle is a stable state in which the test logic can be actively running a test or can be idle. The test operations selected by the boundary-control register are performed while the TAP controller is in the Run-Test/Idle state.

## Select-DR-Scan, Select-IR-Scan

No specific function is performed in the Select-DR-Scan and Select-IR-Scan states, and the TAP controller exits either of these states on the next TCK cycle. These states allow the selection of either data-register scan or instruction-register scan.

## Capture-DR

When a data-register scan is selected, the TAP controller must pass through the Capture-DR state. In the Capture-DR state, the selected data register can capture a data value as specified by the current instruction. Such capture operations occur on the rising edge of TCK, upon which the TAP controller exits the Capture-DR state.

## Shift-DR

Upon entry to the Shift-DR state, the data register is placed in the scan path between TDI and TDO. On the first falling edge of TCK, TDO goes from the high-impedance state to an active state. TDO enables to the logic level present in the least-significant bit of the selected data register.

While in the stable Shift-DR state, data is serially shifted through the selected data register on each TCK cycle. The first shift occurs on the first rising edge of TCK after entry to the Shift-DR state (i.e., no shifting occurs during the TCK cycle, in which the TAP controller changes from Capture-DR to Shift-DR or from Exit2-DR to Shift-DR). The last shift occurs on the rising edge of TCK, upon which the TAP controller exits the Shift-DR state.

## Exit1-DR, Exit2-DR

The Exit1-DR and Exit2-DR states are temporary states that end a data-register scan. It is possible to return to the Shift-DR state from either Exit1-DR or Exit2-DR without recapturing the data register. On the first falling edge of TCK after entry to Exit1-DR, TDO goes from the active state to the high-impedance state.

## Pause-DR

No specific function is performed in the stable Pause-DR state, in which the TAP controller can remain indefinitely. The Pause-DR state suspends and resumes data-register scan operations without loss of data.

## Update-DR

If the current instruction calls for the selected data register to be updated with current data, such updates occur on the falling edge of TCK, following entry to the Update-DR state.

## Capture-IR

When an instruction-register scan is selected, the TAP controller must pass through the Capture-IR state. In the Capture-IR state, the instruction register captures its current status value. This capture operation occurs on the rising edge of TCK, upon which the TAP controller exits the Capture-IR state. For the 'LVTH18514 and 'LVTH182514, the status value loaded in the Capture-IR state is the fixed binary value 10000001.

## Shift-IR

Upon entry to the Shift-IR state, the instruction register is placed in the scan path between TDI and TDO. On the first falling edge of TCK, TDO goes from the high-impedance state to the active state. TDO enables to the logic level present in the least-significant bit of the instruction register.
While in the stable Shift-IR state, instruction data is serially shifted through the instruction register on each TCK cycle. The first shift occurs on the first rising edge of TCK after entry to the Shift-IR state (i.e., no shifting occurs during the TCK cycle in which the TAP controller changes from Capture-IR to Shift-IR or from Exit2-IR to Shift-IR). The last shift occurs on the rising edge of TCK, upon which the TAP controller exits the Shift-IR state.

## Exit1-IR, Exit2-IR

The Exit1-IR and Exit2-IR states are temporary states that end an instruction-register scan. It is possible to return to the Shift-IR state from either Exit1-IR or Exit2-IR without recapturing the instruction register. On the first falling edge of TCK after entry to Exit1-IR, TDO goes from the active state to the high-impedance state.

## Pause-IR

No specific function is performed in the stable Pause-IR state, in which the TAP controller can remain indefinitely. The Pause-IR state suspends and resumes instruction-register scan operations without loss of data.

## Update-IR

The current instruction is updated and takes effect on the falling edge of TCK, following entry to the Update-IR state.

## register overview

With the exception of the bypass and device-identification registers, any test register can be thought of as a serial-shift register with a shadow latch on each bit. The bypass and device-identification registers differ in that they contain only a shift register. During the appropriate capture state (Capture-IR for instruction register, Capture-DR for data registers), the shift register can be parallel loaded from a source specified by the current instruction. During the appropriate shift state (Shift-IR or Shift-DR), the contents of the shift register are shifted out from TDO while new contents are shifted in at TDI. During the appropriate update state (Update-IR or Update-DR), the shadow latches are updated from the shift register.

## instruction register description

The instruction register (IR) is eight bits long and tells the device what instruction is to be executed. Information contained in the instruction includes the mode of operation (either normal mode, in which the device performs its normal logic function, or test mode, in which the normal logic function is inhibited or altered), the test operation to be performed, which of the four data registers is to be selected for inclusion in the scan path during data-register scans, and the source of data to be captured into the selected data register during Capture-DR.

Table 3 lists the instructions supported by the 'LVTH18514 and 'LVTH182514. The even-parity feature specified for SCOPE devices is supported in this device. Bit 7 of the instruction opcode is the parity bit. Any instructions that are defined for SCOPE devices but are not supported by this device default to BYPASS.
During Capture-IR, the IR captures the binary value 10000001. As an instruction is shifted in, this value is shifted out via TDO and can be inspected as verification that the IR is in the scan path. During Update-IR, the value that has been shifted into the IR is loaded into shadow latches. At this time, the current instruction is updated and any specified mode change takes effect. At power up or in the Test-Logic-Reset state, the IR is reset to the binary value 10000001, which selects the IDCODE instruction. The instruction register order of scan is shown in Figure 2.


Figure 2. Instruction Register Order of Scan

## data register description

## boundary-scan register

The boundary-scan register (BSR) is 48 bits long. It contains one boundary-scan cell (BSC) for each normal-function input pin and one BSC for each normal-function I/O pin (one single cell for both input data and output data). The BSR is used to store test data that is to be applied externally to the device output pins, and/or to capture data that appears internally at the outputs of the normal on-chip logic and/or externally at the device input pins.

The source of data to be captured into the BSR during Capture-DR is determined by the current instruction. The contents of the BSR can change during Run-Test/Idle as determined by the current instruction. At power up or in Test-Logic-Reset, BSCs 47-46 are reset to logic 1, ensuring that these cells, which control A-port and B-port outputs, are set to benign values (i.e., if test mode were invoked, the outputs would be at high-impedance state). Reset values of other BSCs should be considered indeterminate.
The BSR order of scan is from TDI through bits 47-0 to TDO. Table 1 shows the BSR bits and their associated device pin signals.

Table 1. Boundary-Scan Register Configuration

| BSR BIT NUMBER | DEVICE SIGNAL | BSR BIT NUMBER | DEVICE SIGNAL | BSR BIT NUMBER | DEVICE SIGNAL |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 47 | $\overline{\text { OEAB }}$ | 39 | A20-I/O | 19 | B20-I/O |
| 46 | $\overline{\text { OEBA }}$ | 38 | A19-I/O | 18 | B19-I/O |
| 45 | CLKAB | 37 | A18-I/O | 17 | B18-1/O |
| 44 | CLKBA | 36 | A17-I/O | 16 | B17-I/O |
| 43 | $\overline{\text { CLKENAB }}$ | 35 | A16-I/O | 15 | B16-1/O |
| 42 | $\overline{\text { CLKENBA }}$ | 34 | A15-I/O | 14 | B15-I/O |
| 41 | LEAB | 33 | A14-I/O | 13 | B14-I/O |
| 40 | LEBA | 32 | A13-I/O | 12 | B13-1/O |
| - | - | 31 | A12-I/O | 11 | B12-I/O |
| - | - | 30 | A11-I/O | 10 | B11-I/O |
| - | - | 29 | A10-I/O | 9 | B10-I/O |
| - | - | 28 | A9-I/O | 8 | B9-1/O |
| - | - | 27 | A8-I/O | 7 | B8-1/O |
| - | - | 26 | A7-I/O | 6 | B7-1/O |
| - | - | 25 | A6-I/O | 5 | B6-1/O |
| - | - | 24 | A5-I/O | 4 | B5-1/O |
| - | - | 23 | A4-I/O | 3 | B4-I/O |
| - | - | 22 | A3-I/O | 2 | B3-1/O |
| - | - | 21 | A2-I/O | 1 | B2-I/O |
| - | - | 20 | A1-I/O | 0 | B1-I/O |

## boundary-control register

The boundary-control register ( BCR ) is three bits long. The BCR is used in the context of the boundary-run (RUNT) instruction to implement additional test operations not included in the basic SCOPE instruction set. Such operations include PRPG, PSA, and binary count up (COUNT). Table 4 shows the test operations that are decoded by the BCR.
During Capture-DR, the contents of the BCR are not changed. At power up or in Test-Logic-Reset, the BCR is reset to the binary value 010, which selects the PSA test operation. The boundary-control register order of scan is shown in Figure 3.


Figure 3. Boundary-Control Register Order of Scan

## bypass register

The bypass register is a 1-bit scan path that can be selected to shorten the length of the system scan path, reducing the number of bits per test pattern that must be applied to complete a test operation. During Capture-DR, the bypass register captures a logic 0 . The bypass register order of scan is shown in Figure 4.


Figure 4. Bypass Register Order of Scan

## device-identification register

The device-identification register (IDR) is 32 bits long. It can be selected and read to identify the manufacturer, part number, and version of this device.
For the 'LVTH18514, the binary value 00000000000000111101000000101111 (0003D02F, hex) is captured (during Capture-DR state) in the IDR to identify this device as TI SN54/74LVTH18514.
For the 'LVTH182514, the binary value 00000000000000111110000000101111 (0003E02F, hex) is captured (during Capture-DR state) in the IDR to identify this device as TI SN54/74LVTH182514.

The IDR order of scan is from TDI through bits 31-0 to TDO. Table 2 shows the IDR bits and their significance.
Table 2. Device-Identification Register Configuration

| IDR BIT <br> NUMBER | IDENTIFICATION <br> SIGNIFICANCE | IDR BIT <br> NUMBER | IDENTIFICATION <br> SIGNIFICANCE | IDR BIT <br> NUMBER | IDENTIFICATION <br> SIGNIFICANCE $\dagger$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 31 | VERSION3 | 27 | PARTNUMBER15 | 11 | MANUFACTURER10 $\dagger$ |
| 30 | VERSION2 | 26 | PARTNUMBER14 | 10 | MANUFACTURER09 $\dagger$ |
| 29 | VERSION1 | 25 | PARTNUMBER13 | 9 | MANUFACTURER08 $\dagger$ |
| 28 | VERSION0 | 24 | PARTNUMBER12 | 8 | MANUFACTURER07 $\dagger$ |
| - | - | 23 | PARTNUMBER11 | 7 | MANUFACTURER06 $\dagger$ |
| - | - | 22 | PARTNUMBER10 | 6 | MANUFACTURER05 $\dagger$ |
| - | - | 21 | PARTNUMBER09 | 5 | MANUFACTURER04 $\dagger$ |
| - | - | 20 | PARTNUMBER08 | 4 | MANUFACTURER03 $\dagger$ |
| - | - | 19 | PARTNUMBER07 | 3 | MANUFACTURER02 $\dagger$ |
| - | - | 18 | PARTNUMBER06 | 2 | MANUFACTURER01 $\dagger$ |
| - | - | 17 | PARTNUMBER05 | 1 | MANUFACTURER00 $\dagger$ |
| - | - | 16 | PARTNUMBER04 | 0 | LOGIC1 $\dagger$ |
| - | - | 15 | PARTNUMBER03 | - | - |
| - | - | 13 | PARTNUMBER02 | - | - |
| - | - | 12 | PARTNUMBER00 | - | - |
| - | - | - | PARTNUMBER01 | - | - |

$\dagger$ Note that for TI products, bits 11-0 of the device-identification register always contain the binary value 000000101111 (02F, hex).

## instruction-register opcode description

The instruction-register opcodes are shown in Table 3. The following descriptions detail the operation of each instruction.

Table 3. Instruction-Register Opcodes

| BINARY CODE $\dagger$ BIT $7 \rightarrow$ BIT 0 MSB $\rightarrow$ LSB | SCOPE OPCODE | DESCRIPTION | SELECTED DATA REGISTER | MODE |
| :---: | :---: | :---: | :---: | :---: |
| 00000000 | EXTEST | Boundary scan | Boundary scan | Test |
| 10000001 | IDCODE | Identification read | Device identification | Normal |
| 10000010 | SAMPLE/PRELOAD | Sample boundary | Boundary scan | Normal |
| 00000011 | BYPASS $\ddagger$ | Bypass scan | Bypass | Normal |
| 10000100 | BYPASS $\ddagger$ | Bypass scan | Bypass | Normal |
| 00000101 | BYPASS $\ddagger$ | Bypass scan | Bypass | Normal |
| 00000110 | HIGHZ | Control boundary to high impedance | Bypass | Modified test |
| 10000111 | CLAMP | Control boundary to 1/0 | Bypass | Test |
| 10001000 | BYPASS $\ddagger$ | Bypass scan | Bypass | Normal |
| 00001001 | RUNT | Boundary-run test | Bypass | Test |
| 00001010 | READBN | Boundary read | Boundary scan | Normal |
| 10001011 | READBT | Boundary read | Boundary scan | Test |
| 00001100 | CELLTST | Boundary self test | Boundary scan | Normal |
| 10001101 | TOPHIP | Boundary toggle outputs | Bypass | Test |
| 10001110 | SCANCN | Boundary-control-register scan | Boundary control | Normal |
| 00001111 | SCANCT | Boundary-control-register scan | Boundary control | Test |
| All others | BYPASS | Bypass scan | Bypass | Normal |

$\dagger$ Bit 7 is used to maintain even parity in the 8-bit instruction.
$\ddagger$ The BYPASS instruction is executed in lieu of a SCOPE instruction that is not supported in the 'LVTH18514 or 'LVTH182514.

## boundary scan

This instruction conforms to the IEEE Std 1149.1-1990 EXTEST instruction. The BSR is selected in the scan path. Data appearing at the device input and I/O pins is captured in the associated BSCs. Data that has been scanned into the I/O BSCs for pins in the output mode is applied to the device I/O pins. Data present at the device pins, except for output-enables, is passed through the BSCs to the normal on-chip logic. For I/O pins, the operation of a pin as input or output is determined by the contents of the output-enable BSCs (bits 47-46 of the BSR). When a given output enable is active (logic 0), the associated I/O pins operate in the output mode. Otherwise, the I/O pins operate in the input mode. The device operates in the test mode.

## identification read

This instruction conforms to the IEEE Std 1149.1-1990 IDCODE instruction. The IDR is selected in the scan path. The device operates in the normal mode.

## sample boundary

This instruction conforms to the IEEE Std 1149.1-1990 SAMPLE/PRELOAD instruction. The BSR is selected in the scan path. Data appearing at the device input pins and I/O pins in the input mode is captured in the associated BSCs, while data appearing at the outputs of the normal on-chip logic is captured in the BSCs associated with I/O pins in the output mode. The device operates in the normal mode.

## bypass scan

This instruction conforms to the IEEE Std 1149.1-1990 BYPASS instruction. The bypass register is selected in the scan path. A logic 0 value is captured in the bypass register during Capture-DR. The device operates in the normal mode.

## control boundary to high impedance

This instruction conforms to the IEEE Std 1149.1a-1993 HIGHZ instruction. The bypass register is selected in the scan path. A logic 0 value is captured in the bypass register during Capture-DR. The device operates in a modified test mode in which all device I/O pins are placed in the high-impedance state, the device input pins remain operational, and the normal on-chip logic function is performed.

## control boundary to $1 / 0$

This instruction conforms to the IEEE Std 1149.1a-1993 CLAMP instruction. The bypass register is selected in the scan path. A logic 0 value is captured in the bypass register during Capture-DR. Data in the I/O BSCs for pins in the output mode is applied to the device I/O pins. The device operates in the test mode.

## boundary-run test

The bypass register is selected in the scan path. A logic 0 value is captured in the bypass register during Capture-DR. The device operates in the test mode. The test operation specified in the BCR is executed during Run-Test//dle. The five test operations decoded by the BCR are: sample inputs/toggle outputs (TOPSIP), PRPG, PSA, simultaneous PSA and PRPG (PSA/PRPG), and simultaneous PSA and binary count up (PSA/COUNT).

## boundary read

The BSR is selected in the scan path. The value in the BSR remains unchanged during Capture-DR. This instruction is useful for inspecting data after a PSA operation.

## boundary self test

The BSR is selected in the scan path. All BSCs capture the inverse of their current values during Capture-DR. In this way, the contents of the shadow latches can be read out to verify the integrity of both shift register and shadow latch elements of the BSR. The device operates in the normal mode.

## boundary toggle outputs

The bypass register is selected in the scan path. A logic 0 value is captured in the bypass register during Capture-DR. Data in the shift-register elements of the selected output-mode BSCs is toggled on each rising edge of TCK in Run-Test/Idle and is then updated in the shadow latches and applied to the associated device I/O pins on each falling edge of TCK in Run-Test/Idle. Data in the input-mode BSCs remains constant. Data appearing at the device input or I/O pins is not captured in the input-mode BSCs. The device operates in the test mode.

## boundary-control-register scan

The BCR is selected in the scan path. The value in the BCR remains unchanged during Capture-DR. This operation must be performed before a boundary-run test operation to specify which test operation is to be executed.

## boundary-control register opcode description

The BCR opcodes are decoded from BCR bits 2-0 as shown in Table 4. The selected test operation is performed while the RUNT instruction is executed in the Run-Test/Idle state. The following descriptions detail the operation of each BCR instruction and illustrate the associated PSA and PRPG algorithms.

Table 4. Boundary-Control Register Opcodes

| BINARY CODE <br> BIT 2 $\rightarrow$ BIT 0 <br> MSB $\rightarrow$ LSB | DESCRIPTION |
| :---: | :--- |
| X00 | Sample inputs/toggle outputs (TOPSIP) |
| X01 | Pseudo-random pattern generation/40-bit mode (PRPG) |
| X10 | Parallel-signature analysis/40-bit mode (PSA) |
| 011 | Simultaneous PSA and PRPG/20-bit mode (PSA/PRPG) |
| 111 | Simultaneous PSA and binary count up/20-bit mode (PSA/COUNT) |

While the control input BSCs (bits 47-36) are not included in the toggle, PSA, PRPG, or COUNT algorithms, the output-enable BSCs (bits 47-46 of the BSR) control the drive state (active or high impedance) of the selected device output pins. These BCR instructions are only valid when the device is operating in one direction of data flow (that is, $\overline{O E A B} \neq \overline{\mathrm{OEBA}}$ ). Otherwise, the bypass instruction is operated.

## sample inputs/toggle outputs (TOPSIP)

Data appearing at the selected device input-mode I/O pins is captured in the shift-register elements of the associated BSCs on each rising edge of TCK. Data in the shift-register elements of the selected output-mode BSCs is toggled on each rising edge of TCK, updated in the shadow latches, and applied to the associated device I/O pins on each falling edge of TCK.

## pseudo-random pattern generation (PRPG)

A pseudo-random pattern is generated in the shift-register elements of the selected BSCs on each rising edge of TCK, updated in the shadow latches, and applied to the associated device output-mode I/O pins on each falling edge of TCK. Figures 5 and 6 illustrate the 40-bit linear-feedback shift-register algorithms through which the patterns are generated. An initial seed value should be scanned into the BSR before performing this operation. A seed value of all zeroes does not produce additional patterns.


Figure 5. 40-Bit PRPG Configuration $(\overline{\mathrm{OEAB}}=0, \overline{\mathrm{OEBA}}=1)$

## WITH 20-BIT UNIVERSAL BUS TRANSCEIVERS



Figure 6. 40-Bit PRPG Configuration ( $\overline{O E A B}=1, \overline{O E B A}=0$ )

## parallel-signature analysis (PSA)

Data appearing at the selected device input-mode I/O pins is compressed into a 40-bit parallel signature in the shift-register elements of the selected BSCs on each rising edge of TCK. Data in the shadow latches of the selected output-mode BSCs remains constant and is applied to the associated device I/O pins. Figures 7 and 8 illustrate the 40 -bit linear-feedback shift-register algorithms through which the signature is generated. An initial seed value should be scanned into the BSR before performing this operation.


Figure 7. 40-Bit PSA Configuration $(\overline{\mathrm{OEAB}}=0, \overline{\mathrm{OEBA}}=1)$


Figure 8. 40-Bit PSA Configuration ( $\overline{\mathrm{OEAB}}=1, \overline{\mathrm{OEBA}}=0$ )

## simultaneous PSA and PRPG (PSA/PRPG)

Data appearing at the selected device input-mode I/O pins is compressed into a 20 -bit parallel signature in the shift-register elements of the selected input-mode BSCs on each rising edge of TCK. At the same time, a 20 -bit pseudo-random pattern is generated in the shift-register elements of the selected output-mode BSCs on each rising edge of TCK, updated in the shadow latches, and applied to the associated device I/O pins on each falling edge of TCK. Figures 9 and 10 illustrate the 20 -bit linear-feedback shift-register algorithms through which the signature and patterns are generated. An initial seed value should be scanned into the BSR before performing this operation. A seed value of all zeroes does not produce additional patterns.


Figure 9. 20-Bit PSA/PRPG Configuration ( $\overline{\mathrm{OEAB}}=0, \overline{\mathrm{OEBA}}=1$ )


Figure 10. 20-Bit PSA/PRPG Configuration ( $\overline{O E A B}=1, \overline{O E B A}=0$ )

## simultaneous PSA and binary count up (PSA/COUNT)

Data appearing at the selected device input-mode I/O pins is compressed into a 20 -bit parallel signature in the shift-register elements of the selected input-mode BSCs on each rising edge of TCK. At the same time, a 20-bit binary count-up pattern is generated in the shift-register elements of the selected output-mode BSCs on each rising edge of TCK, updated in the shadow latches, and applied to the associated device I/O pins on each falling edge of TCK. Figures 11 and 12 illustrate the 20-bit linear-feedback shift-register algorithms through which the signature is generated. An initial seed value should be scanned into the BSR before performing this operation.


Figure 11. 20-Bit PSA/COUNT Configuration ( $\overline{\mathrm{OEAB}}=0, \overline{\mathrm{OEBA}}=1$ )

## WITH 20-BIT UNIVERSAL BUS TRANSCEIVERS



Figure 12. 20-Bit PSA/COUNT Configuration ( $\overline{\mathrm{OEAB}}=1, \overline{\mathrm{OEBA}}=0$ )

## timing description

All test operations of the 'LVTH18514 and 'LVTH182514 are synchronous to the TCK signal. Data on the TDI, TMS, and normal-function inputs is captured on the rising edge of TCK. Data appears on the TDO and normal-function output pins on the falling edge of TCK. The TAP controller is advanced through its states (as shown in Figure 1) by changing the value of TMS on the falling edge of TCK and then applying a rising edge to TCK.

A simple timing example is shown in Figure 13. In this example, the TAP controller begins in the Test-Logic-Reset state and is advanced through its states, as necessary, to perform one instruction-register scan and one data-register scan. While in the Shift-IR and Shift-DR states, TDI is used to input serial data, and TDO is used to output serial data. The TAP controller is then returned to the Test-Logic-Reset state. Table 5 describes the operation of the test circuitry during each TCK cycle.

Table 5. Explanation of Timing Example

| TCK <br> CYCLE(S) | TAP STATE <br> AFTER TCK |  |
| :---: | :---: | :--- |
| 1 | Test-Logic-Reset | TMS is changed to a logic 0 value on the falling edge of TCK to begin advancing the TAP controller toward <br> the desired state. |
| 2 | Run-Test/Idle |  |
| 3 | Select-DR-Scan |  |
| 4 | Select-IR-Scan |  |
| 5 | Capture-IR | The IR captures the 8-bit binary value 10000001 on the rising edge of TCK as the TAP controller exits the <br> Capture-IR state. |
| 6 | Shift-IR | TDO becomes active and TDI is made valid on the falling edge of TCK. The first bit is shifted into the TAP <br> on the rising edge of TCK as the TAP controller advances to the next state. |
| $7-13$ | Shift-IR | One bit is shifted into the IR on each TCK rising edge. With TDI held at a logic 1 value, the 8-bit binary value <br> 11111111 is serially scanned into the IR. Atthe same time, the 8-bit binary value 1000001 is serially scanned <br> out of the IR via TDO. In TCK cycle 13, TMS is changed to a logic 1 value end ene the instruction register scan <br> on the next TCK cycle. The last bit of the instruction is shifted as the TAP controller advances from Shift-IR <br> to Exit1-IR. |
| 14 | Exit1-IR | TDO becomes inactive (goes to the high-impedance state) on the falling edge of TCK. |
| 15 | Update-IR | The IR is updated with the new instruction (BYPASS) on the falling edge of TCK. |
| 16 | Select-DR-Scan |  |
| 17 | Capture-DR | The bypass register captures a logic 0 value on the rising edge of TCK as the TAP controller exits the <br> Capture-DR state. |
| 18 | Shift-DR | TDO becomes active and TDI is made valid on the falling edge of TCK. The first bit is shifted into the TAP <br> on the rising edge of TCK as the TAP controller advances to the next state. |
| $19-20$ | Shift-DR | The binary value 101 is shifted in via TDI, while the binary value 010 is shifted out via TDO. |
| 21 | Exit1-DR | TDO becomes inactive (goes to the high-impedance state) on the falling edge of TCK. |
| 22 | Update-DR | In general, the selected data register is updated with the new data on the falling edge of TCK. |
| 23 | Select-DR-Scan |  |
| 24 | Select-IR-Scan |  |
| 25 | Test-Logic-Reset | Test operation completed. |



3-State (TDO) or Don't Care (TDI)
Figure 13. Timing Example

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$



Voltage range applied to any output in the high or power-off state, $\mathrm{V}_{\mathrm{O}}$ (see Note 1) ......... - 0.5 V to 7 V
Current into any output in the low state, $\mathrm{I}_{\mathrm{O}}$ : SN54LVTH18514 ....................................... 96 mA
SN54LVTH182514 (A port or TDO) ...................... 96 mA
SN54LVTH182514 (B port) ................................ 30 mA
SN74LVTH18514 ......................................... 128 mA
SN74LVTH182514 (A port or TDO) .................... 128 mA
SN74LVTH182514 (B port) .............................. 30 mA
Current into any output in the high state, $\mathrm{I}_{\mathrm{O}}$ (see Note 2): SN54LVTH18514 ........................ 48 mA
SN54LVTH182514 (A port or TDO) ...... 48 mA
SN54LVTH182514 (B port) ............... 30 mA
SN74LVTH18514 ......................... 64 mA
SN74LVTH182514 (A port or TDO) ...... 64 mA
SN74LVTH182514 (B port) ................ 30 mA


Package thermal impedance, $\theta_{\mathrm{JA}}$ (see Note 3): DGG package ..................................... $73^{\circ} \mathrm{C} / \mathrm{W}$
Storage temperature range, $\mathrm{T}_{\text {stg }} \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \omega^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. The input and output negative-voltage ratings can be exceeded if the input and output clamp-current ratings are observed.
2. This current only flows when the output is in the high state and $\mathrm{V}_{\mathrm{O}}>\mathrm{V}_{\mathrm{C}}$.
3. The package thermal impedance is calculated in accordance with JESD 51.

## recommended operating conditions (see Note 4)

|  |  |  | SN54LVTH18514 |  | SN74LVTH18514 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | MAX | MIN | MAX |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage |  | 2.7 | 3.6 | 2.7 | 3.6 | V |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  | 2 | د | 2 |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  |  | -0.8 |  | 0.8 | V |
| $\mathrm{V}_{1}$ | Input voltage |  |  | 5.5 |  | 5.5 | V |
| ${ }^{\text {IOH }}$ | High-level output current |  |  | -24 |  | -32 | mA |
| ${ }^{\text {IOL }}$ | Low-level output current |  |  | 24 |  | 32 | mA |
| $\mathrm{IOL}^{\dagger}$ | Low-level output current |  |  | 48 |  | 64 | mA |
| $\Delta \mathrm{t} / \Delta \mathrm{v}$ | Input transition rise or fall rate | Outputs enabled |  | 10 |  | 10 | ns/V |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature |  | -55 | 125 | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |

$\dagger$ Current duty cycle $\leq 50 \%, \mathrm{f} \geq 1 \mathrm{kHz}$
NOTE 4: All unused control inputs of the device must be held at $\mathrm{V}_{\mathrm{CC}}$ or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
$\ddagger$ Unused pins at $\mathrm{V}_{\mathrm{CC}}$ or GND
§ The parameter $I_{\text {(hold) }}$ includes the off-state output leakage current.
IThis is the increase in supply current for each input that is at the specified TTL voltage level rather than $V_{C C}$ or GND.
timing requirements over recommended operating free-air temperature range (unless otherwise noted) (normal mode) (see Figure 14)

|  |  |  |  |  | N54LV | H18514 |  |  | N74LV | 18514 |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\begin{array}{r} \mathrm{V}_{\mathrm{CC}}= \\ \pm 0.3 \end{array}$ | $\begin{aligned} & 3.3 \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{CC}}=$ | 2.7 V | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}= \\ \pm 0 . \end{gathered}$ | $\begin{aligned} & 3.3 \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{CC}}=$ | 2.7 V | UNIT |
|  |  |  |  | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX |  |
| $\mathrm{f}_{\text {clock }}$ | Clock frequency | CLKAB or CLKBA |  | 0 | 100 | 0 | 80 | 0 | 100 | 0 | 80 | MHz |
|  | Pulse duration | CLKAB or CLKBA high | h or low | 4.4 |  | 5.6 |  | 4.4 |  | 5.6 |  |  |
| tw | Puse duration | LEAB or LEBA high |  | 3 |  | 3 |  | 3 |  | 3 |  |  |
| $\mathrm{t}_{\text {su }}$ | Setup time | A before CLKAB $\uparrow$ B before CLKBA $\uparrow$ |  | 2.4 |  | $2.8$ |  | 2.4 |  | 2.8 |  | ns |
|  |  | A before LEAB $\downarrow$ or $B$ before LEBA $\downarrow$ | CLK high | 1.5 |  | - 0.7 |  | 1.5 |  | 0.7 |  |  |
|  |  |  | CLK low | 1.6 | O | 1.6 |  | 1.6 |  | 1.6 |  |  |
|  |  | $\overline{\text { CLKEN }}$ before CLK $\uparrow$ |  | 2.8 | $\bigcirc$ | 3.4 |  | 2.8 |  | 3.4 |  |  |
| $t_{\text {h }}$ | Hold time | A after CLKAB $\uparrow$ |  | 1 |  | 0.8 |  | 1 |  | 0.8 |  | ns |
|  |  | B after CLKBA $\uparrow$ |  | 1.4 |  | 1.1 |  | 1.4 |  | 1.1 |  |  |
|  |  | A after LEAB $\downarrow$ or B after LEBA $\downarrow$ |  | 3.1 |  | 3.5 |  | 3.1 |  | 3.5 |  |  |
|  |  | $\overline{\text { CLKEN }}$ after CLK $\uparrow$ |  | 0.7 |  | 0.2 |  | 0.7 |  | 0.2 |  |  |

timing requirements over recommended operating free-air temperature range (unless otherwise noted) (test mode) (see Figure 14)


SN54LVTH18514, SN54LVTH182514, SN74LVTH18514, SN74LVTH182514

## 3.3-V ABT SCAN TEST DEVICES

## WITH 20-BIT UNIVERSAL BUS TRANSCEIVERS

SCBS670C - AUGUST 1996 - REVISED MARCH 1998
switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (normal mode) (see Figure 14)

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | SN54LVTH18514 |  |  |  | SN74LVTH18514 |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \\ \pm 0.3 \mathrm{~V} \end{gathered}$ |  | $\mathrm{V}_{C C}=2.7 \mathrm{~V}$ |  | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \\ \pm 0.3 \mathrm{~V} \end{gathered}$ |  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ |  |  |
|  |  |  | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX |  |
| $f_{\text {max }}$ | CLKAB or CLKBA |  | 100 |  | 80 |  | 100 |  | 80 |  | MHz |
| tPLH | A or B | B or A | 1.5 | 5.4 |  | 5.8 | 1.5 | 5.1 |  | 5.6 | ns |
| tPHL |  |  | 1.5 | 5.4 |  | 5.8 | 1.5 | 5.1 |  | 5.6 |  |
| tPLH | CLKAB | B | 1.5 | 6.9 | 4 | 7.8 | 1.5 | 5.8 |  | 6.8 | ns |
| tPHL |  |  | 1.5 | 6.9 | 4 | 7.8 | 1.5 | 5.8 |  | 6.8 |  |
| tPLH | CLKBA | A | 1.5 | 6.9 |  | 7.8 | 1.5 | 6.4 |  | 7.4 | ns |
| tPHL |  |  | 1.5 | 6.9 |  | 7.8 | 1.5 | 6.4 |  | 7.4 |  |
| tPLH | LEAB or LEBA | B or A | 2 | 8.7 |  | 9.5 | 2 | 8.1 |  | 8.8 | ns |
| tPHL |  |  | 2 | $\bigcirc 7.1$ |  | 7.4 | 2 | 6.7 |  | 7.1 |  |
| tPZH | $\overline{\text { OEAB }}$ or $\overline{O E B A}$ | B or A | 2 | 9.5 |  | 10.5 | 2 | 9.1 |  | 10 | ns |
| tPZL |  |  | 2 | 10 |  | 10.8 | 2 | 9.6 |  | 10.4 |  |
| tPHZ | $\overline{\text { OEAB }}$ or $\overline{\text { OEBA }}$ | B or A | 2.5 | 12 |  | 12.7 | 2.5 | 10.4 |  | 11.2 | ns |
| tpLZ |  |  | 2.5 | 9.6 |  | 9.9 | 2.5 | 9.1 |  | 9.5 |  |

switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (test mode) (see Figure 14)

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | SN54LVTH18514 |  |  | SN74LVTH18514 |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \hline \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \\ \pm 0.3 \mathrm{~V} \end{gathered}$ |  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ | $\begin{gathered} \hline \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \\ \pm 0.3 \mathrm{~V} \end{gathered}$ |  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ |  |  |
|  |  |  | MIN | MAX | MIN MAX | MIN | MAX | MIN | MAX |  |
| $f_{\text {max }}$ | TCK |  | 50 |  | 40 | 50 |  | 40 |  | MHz |
| tplH | TCK $\downarrow$ | A or B | 2.5 | 15 | 18 | 2.5 | 14 |  | 17 | ns |
| tPHL |  |  | 2.5 | 15 | 18 | 2.5 | 14 |  | 17 |  |
| tPLH | TCK $\downarrow$ | TDO | 1 | 6 | 4 | 1 | 5.5 |  | 6.5 | ns |
| tPHL |  |  | 1.5 | 7 | 4 8 | 1.5 | 6.5 |  | 7.5 |  |
| tPZH | TCK $\downarrow$ | A or B | 4 | 18 | 21 | 4 | 17 |  | 20 | ns |
| tPZL |  |  | 4 | 18 | 21 | 4 | 17 |  | 20 |  |
| tPZH | TCK $\downarrow$ | TDO | 1 | 6 | 7 | 1 | 5.5 |  | 6.5 | ns |
| tPZL |  |  | 1.5 | < 6 | 7 | 1.5 | 5.5 |  | 6.5 |  |
| tPHZ | TCK $\downarrow$ | A or B | 4 | 19 | 21 | 4 | 18 |  | 20 | ns |
| tPLZ |  |  | 4 | 18 | 19.5 | 4 | 17 |  | 18.5 |  |
| tPHZ | TCK $\downarrow$ | TDO | 1.5 | 7.5 | 9 | 1.5 | 7 |  | 8.5 | ns |
| tpLZ |  |  | 1.5 | 7.5 | 8.5 | 1.5 | 7 |  | 8 |  |

recommended operating conditions (see Note 4)

|  |  |  | SN54LVTH182514 |  | SN74LVTH182514 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | MAX | MIN | MAX |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage |  | 2.7 | 3.6 | 2.7 | 3.6 | V |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  | 2 |  | 2 |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  |  | 0.8 |  | 0.8 | V |
| $\mathrm{V}_{1}$ | Input voltage |  |  | 5.5 |  | 5.5 | V |
| IOH | High-level output current | A port, TDO |  | -24 |  | -32 | mA |
|  |  | B port |  | -12 |  | -12 |  |
| IOL | Low-level output current | A port, TDO |  | 24 |  | 32 | mA |
|  |  | B port | O | 12 | O | 12 |  |
| $\mathrm{IOL}^{\dagger}$ | Low-level output current | A port, TDO | Q | 48 | Q | 64 | mA |
| $\Delta \mathrm{t} / \Delta \mathrm{v}$ | Input transition rise or fall rate | Outputs enabled |  | 10 |  | 10 | ns/V |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature |  | -55 | 125 | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |

$\dagger$ Current duty cycle $\leq 50 \%, \mathrm{f} \geq 1 \mathrm{kHz}$
NOTE 4: All unused control inputs of the device must be held at $\mathrm{V}_{\mathrm{CC}}$ or GND to ensure proper device operation. Refer to the Tl application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
$\ddagger$ Unused pins at $\mathrm{V}_{\mathrm{CC}}$ or GND
§ The parameter $\mathrm{I}_{\text {(hold) }}$ includes the off-state output leakage current.
IThis is the increase in supply current for each input that is at the specified TTL voltage level rather than $V_{C C}$ or GND.
timing requirements over recommended operating free-air temperature range (unless otherwise noted) (normal mode) (see Figure 14)

timing requirements over recommended operating free-air temperature range (unless otherwise noted) (test mode) (see Figure 14)


SN54LVTH18514, SN54LVTH182514, SN74LVTH18514, SN74LVTH182514

## 3.3-V ABT SCAN TEST DEVICES

## WITH 20-BIT UNIVERSAL BUS TRANSCEIVERS

SCBS670C - AUGUST 1996 - REVISED MARCH 1998
switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (normal mode) (see Figure 14)

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | SN54LVTH182514 |  |  |  | SN74LVTH182514 |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \\ \pm 0.3 \mathrm{~V} \end{gathered}$ |  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ |  | $\begin{gathered} \hline \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \\ \pm 0.3 \mathrm{~V} \end{gathered}$ |  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ |  |  |
|  |  |  | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX |  |
| $f_{\text {max }}$ | CLKAB or CLKBA |  | 100 |  | 80 |  | 100 |  | 80 |  | MHz |
| tPLH | A | B | 1.5 | 6.4 |  | 6.9 | 1.5 | 5.9 |  | 6.6 | ns |
| tpHL |  |  | 1.5 | 6.4 |  | 6.9 | 1.5 | 5.9 |  | 6.6 |  |
| tPLH | B | A | 1.5 | 5.4 |  | 5.8 | 1.5 | 5.1 |  | 5.6 | ns |
| tPHL |  |  | 1.5 | 5.4 |  | 5.8 | 1.5 | 5.1 |  | 5.6 |  |
| tPLH | CLKAB | B | 1.5 | 6.9 | 4 | 7.8 | 1.5 | 6.7 | 4 | 7.7 | ns |
| tPHL |  |  | 1.5 | 6.9 | 4 | 7.8 | 1.5 | 6.7 | 4 | 7.7 |  |
| tPLH | CLKBA | A | 1.5 | 6.9 | Q | 7.8 | 1.5 | 6.4 |  | 7.4 | ns |
| tpHL |  |  | 1.5 | 6.9 |  | 7.8 | 1.5 | 6.4 |  | 7.4 |  |
| tPLH | LEAB | B | 2 | 8.7 |  | 9.5 | 2 | 8.2 |  | 9.2 | ns |
| tPHL |  |  | 2 | 7.1 |  | 7.4 | 2 | 6.7 |  | 7.1 |  |
| tPLH | LEBA | A | 2 | 8.7 |  | 9.5 | 2 | 8.1 |  | 8.8 | ns |
| tPHL |  |  | 2 | 7.1 |  | 7.4 | 2 | 6.7 |  | 7.1 |  |
| tPZH | $\overline{\mathrm{OEAB}}$ or $\overline{\mathrm{OEBA}}$ | B or A | 2 | 9.9 |  | 11.1 | 2 | 9.5 |  | 10.6 | ns |
| tpZL |  |  | 2 | 10.2 |  | 11 | 2 | 9.7 |  | 10.5 |  |
| tphz | $\overline{\text { OEAB }}$ or $\overline{O E B A}$ | B or A | 2.5 | 12 |  | 12.7 | 2.5 | 11.1 |  | 11.8 | ns |
| tplZ |  |  | 2.5 | 11 |  | 11.2 | 2.5 | 9.8 |  | 10 |  |

switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (test mode) (see Figure 14)

| PARAMETER | FROM (INPUT) | то (OUTPUT) | SN54LVTH182514 |  |  | SN74LVTH182514 |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \hline \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \\ \pm 0.3 \mathrm{~V} \end{gathered}$ |  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ | $\begin{gathered} \hline \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \\ \pm 0.3 \mathrm{~V} \end{gathered}$ |  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ |  |  |
|  |  |  | MIN | MAX | MIN MAX | MIN | MAX | MIN | MAX |  |
| ${ }_{\text {f max }}$ | TCK |  | 50 |  | 40 | 50 |  | 40 |  | MHz |
| tPLH | TCK $\downarrow$ | A or B | 2.5 | 15 | 18 | 2.5 | 14 |  | 17 | ns |
| tPHL |  |  | 2.5 | 15 | 18 | 2.5 | 14 |  | 17 | s |
| tPLH | TCK $\downarrow$ | TDO | 1 | 6 | - 7 | 1 | 5.5 | + | 6.5 | ns |
| tPHL |  |  | 1.5 | 7 | 8 | 1.5 | 6.5 | 5 | 7.5 | ns |
| tPZH | TCK $\downarrow$ | A or B | 4 | 18 | - 21 | 4 | 17 |  | 20 | ns |
| tPZL |  |  | 4 | 18 | 21 | 4 | 17 |  | 20 | ns |
| tPZH | TCK $\downarrow$ | TDO | 1 | 6 | 7 | 1 | 5.5 |  | 6.5 | ns |
| tPZL |  |  | 1.5 | 6 | 7 | 1.5 | 5.5 |  | 6.5 | ns |
| tPHZ | TCK $\downarrow$ | A or B | 4 | 19 | 21 | 4 |  |  | 20 | ns |
| tpLZ |  |  | 4 | 18 | 19.5 | 4 | 17 |  | 18.5 | ns |
| tpHZ | TCK $\downarrow$ | TDO | 1.5 | 7.5 | 9 | 1.5 | 7 |  | 8.5 | ns |
| tpLZ |  |  | 1.5 | 7.5 | 8.5 | 1.5 | 7 |  | 8 |  |

## PARAMETER MEASUREMENT INFORMATION



| TEST | S1 |
| :---: | :---: |
| $\mathrm{tPLH}^{\mathrm{t}} \mathrm{tPHL}$ | Open |
| $\mathrm{t}^{\mathrm{t} L Z} / \mathrm{tPZL}$ | 6 V |
| $\mathrm{t}_{\mathrm{PHZ}} / \mathrm{tPZH}$ | GND |




VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES INVERTING AND NONINVERTING OUTPUTS


VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES
LOW- AND HIGH-LEVEL ENABLING

NOTES: A. $C_{L}$ includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
C. All input pulses are supplied by generators having the following characteristics: $\mathrm{PRR} \leq 10 \mathrm{MHz}, \mathrm{Z}_{\mathrm{O}}=50 \Omega, \mathrm{t}_{\mathrm{r}} \leq 2.5 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 2.5 \mathrm{~ns}$.
D. The outputs are measured one at a time with one transition per measurement.

Figure 14. Load Circuit and Voltage Waveforms

## PACKAGING INFORMATION

| Orderable Device | Status $^{(1)}$ | Package <br> Type | Package <br> Drawing | Pins Package <br> Qty | Eco Plan ${ }^{(2)}$ | Lead/Ball Finish | MSL Peak Temp ${ }^{(3)}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 74LVTH18514DGGRE4 | ACTIVE | TSSOP | DGG | 64 | 2000 |  <br> no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM |
| 74LVTH18514DGGRG4 | ACTIVE | TSSOP | DGG | 64 | 2000 |  <br> no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM |
| SN74LVTH18514DGGR | ACTIVE | TSSOP | DGG | 64 | 2000 <br> no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM |  |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but Tl does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS \& no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb -Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb -Free products are suitable for use in specified lead-free processes.
Pb -Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS \& no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants ( Br or Sb do not exceed $0.1 \%$ by weight in homogeneous material)
${ }^{(3)}$ MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN74LVTH18514DGGR | ACTIVE | TSSOP | DGG | 64 | 2000 | RoHS \& Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVTH18514 | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

48 PINS SHOWN


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold protrusion not to exceed 0,15.
D. Falls within JEDEC MO-153

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Tl grants you permission to use these resources only for development of an application that uses the Tl products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify Tl and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.
Tl's products are provided subject to Tl's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.

