SLLS059D - FEBRUARY 1990 - REVISED MAY 1999

- Meet or Exceed the Requirements of ANSI Standards TIA/EIA-422-B and TIA/EIA-485-A and ITU Recommendations V.10 and V.11
- **Designed for Multipoint Bus Transmission** on Long Bus Lines in Noise Environments
- **Driver Positive- and Negative-Current** Limiting
- **Thermal Shutdown Protection**
- **Driver 3-State Outputs**
- **Receiver Common-Mode Input Voltage** Range of -12 V to 12 V
- Receiver Input Sensitivity . . . ±200 mV
- Receiver Hysteresis . . . 50 mV Typ
- Receiver Input Impedance . . . 12 k $\Omega$  Min
- Receiver 3-State Outputs (SN751177 Only)
- **Operate From Single 5-V Supply**

### description

The SN751177 and SN751178 dual differential drivers and receivers are monolithic integrated circuits that are designed for balanced multipoint bus transmission at rates up to 10 Mbit/s. They are designed to improve the performance of full-duplex data communications over long bus lines and meet ANSI Standards TIA/EIA-422-B and TIA/EIA-485-A and ITU Recommendations V.10 and V.11.



SN751178...N OR NS<sup>†</sup> PACKAGE (TOP VIEW)



† The NS package is only available taped and reeled.

The SN751177 and SN751178 driver outputs provide limiting for both positive and negative currents and thermal-shutdown protection from line-fault conditions on the transmission bus line.

The receiver features high input impedance of at least 12 k $\Omega$ , an input sensitivity of  $\pm 200$  mV over a common-mode input voltage range of -12 V to 12 V, and typical input hysteresis of 50 mV. Fail-safe design ensures that if the receiver inputs are open, the receiver outputs always will be high.

The SN751177 and SN751178 are characterized for operation from -20°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### **Function Tables**

### SN751177, SN751178 (each driver)

| INPUT | ENABLE | OUTPUTS |   |  |  |
|-------|--------|---------|---|--|--|
| D     | DE     | Υ       | Z |  |  |
| Н     | Н      | Н       | L |  |  |
| L     | Н      | L       | Н |  |  |
| Х     | L      | Z       | Z |  |  |

H = high level, L = low level, X = irrelevant,Z = high impedance (off)

### SN751177 (each receiver)

| DIFFERENTIAL INPUTS<br>A – B     | ENABLE<br>RE | OUTPUT<br>R |
|----------------------------------|--------------|-------------|
| V <sub>ID</sub> ≥ 0.2 V          | L            | Н           |
| –0.2 V < V <sub>ID</sub> < 0.2 V | L            | ?           |
| V <sub>ID</sub> ≤ -0.2 V         | L            | L           |
| X                                | Н            | Z           |
| Open                             | L            | Н           |

H = high level, L = low level, ? = indeterminate, X = irrelevant, Z = high impedance (off)

### SN751178 (each receiver)

| DIFFERENTIAL INPUTS<br>A – B                            | OUTPUT<br>R |
|---------------------------------------------------------|-------------|
| V <sub>ID</sub> ≥ 0.2 V                                 | Н           |
| $-0.2 \text{ V} < \text{V}_{\text{ID}} < 0.2 \text{ V}$ | ?           |
| V <sub>ID</sub> ≤ -0.2 V                                | L           |

H = high level, L = low level, ? = indeterminate

### logic symbols†

#### SN751177 12 EN1 DE 4 RE EN2 14 $\triangleright$ 1 ▽ 1Y 15 1D 13 1 ▽ 1Z 2 I 1A 1R ▽ 2 $\triangleleft$ 1 1B 10 $\triangleright$ 1 ▽ 9 2Y 2D 11 1 ▽ **2Z** 6 ┚ 5 2A 2R ◁ ▽ 2 7 2B



<sup>†</sup> These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

### logic diagrams (positive logic)





### schematics of inputs



All resistor values are nominal.



### schematics of outputs



All resistor values are nominal.

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage, V <sub>CC</sub> (see Note 1)                            | 7 V            |
|-------------------------------------------------------------------------|----------------|
| Input voltage, V <sub>I</sub> (DE, RE, and D inputs)                    | 7 V            |
| Receiver input voltage range, V <sub>I</sub> (A or B inputs)            |                |
| Receiver differential input voltage range, V <sub>ID</sub> (see Note 2) | –25 V to 25 V  |
| Driver output voltage range, V <sub>O</sub>                             | –10 V to 15 V  |
| Receiver low-level output current, I <sub>OL</sub>                      | 50 mA          |
| Package thermal impedance, θ <sub>JA</sub> (see Note 3): N package      | 78°C/W         |
| NS package                                                              | 111°C/W        |
| Storage temperature range, T <sub>stq</sub>                             | –65°C to 150°C |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds            | 260°C          |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltage values, except differential input voltage, are with respect to the network ground terminal.
  - 2. Differential input voltage is measured at the noninverting terminal with respect to the inverting terminal.
  - 3. The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero.



## SN751177, SN751178 DUAL DIFFERENTIAL DRIVERS AND RECEIVERS

SLLS059D - FEBRUARY 1990 - REVISED MAY 1999

### recommended operating conditions

|                                                |                                    | MIN             | NOM  | MAX  | UNIT |
|------------------------------------------------|------------------------------------|-----------------|------|------|------|
| Supply voltage, V <sub>CC</sub>                | 4.75                               | 5               | 5.25 | V    |      |
| High-level input voltage, VIH                  | DE <u>DE</u> ID :                  | 2               |      |      | V    |
| Low-level input voltage, V <sub>IL</sub>       | DE, RE, and D inputs               |                 |      | 0.8  | V    |
| Common-mode output voltage, VOC                |                                    | _7 <sup>†</sup> |      | 12   | V    |
| High-level output current, IOH                 | ut current, I <sub>OH</sub> Driver |                 |      | -60  | mA   |
| Low-level output current, IOL                  |                                    |                 |      | 60   | mA   |
| Common-mode input voltage, V <sub>IC</sub>     |                                    |                 |      | ±12  | V    |
| Differential input voltage, V <sub>ID</sub>    | Receiver                           |                 |      | ±12  | V    |
| High-level output current, IOH                 | Receiver                           |                 |      | -400 | μΑ   |
| Low-level output current, IOL                  |                                    |                 |      | 16   | mA   |
| Operating free-air temperature, T <sub>A</sub> |                                    | -20             |      | 85   | °C   |

<sup>†</sup> The algebraic convention, where the less positive (more negative) limit is designated as minimum, is used in this data sheet for common-mode output and threshold voltage levels only.

#### **DRIVER SECTIONS**

### electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER         |                                                                 | Т                          | EST CONDITIO             | NS                        | MIN                         | TYP <sup>†</sup> | MAX   | UNIT |
|-------------------|-----------------------------------------------------------------|----------------------------|--------------------------|---------------------------|-----------------------------|------------------|-------|------|
| VIK               | Input clamp voltage                                             | $I_{I} = -18 \text{ mA}$   |                          |                           |                             |                  | -1.5  | V    |
| Vон               | High-level output voltage                                       | V <sub>IH</sub> = 2 V,     | V <sub>IL</sub> = 0.8 V, | $I_{OH} = -33 \text{ mA}$ |                             | 3.7              |       | V    |
| VOL               | Low-level output voltage                                        | V <sub>IH</sub> = 2 V,     | V <sub>IL</sub> = 0.8 V, | $I_{OH} = 33 \text{ mA}$  |                             | 1.1              |       | V    |
| VOD1              | Differential output voltage                                     | IO = 0                     |                          |                           | 1.5                         |                  | 6     | V    |
| V <sub>OD2</sub>  | Differential output voltage                                     | R <sub>L</sub> = 100 Ω,    | See Figure 1             |                           | 2 or<br>1/2 V <sub>O[</sub> | <sub>D1</sub> ‡  |       | ٧    |
|                   |                                                                 | $R_L = 54 \Omega$ ,        | See Figure 1             |                           | 1.5                         |                  | 5     |      |
| V <sub>OD3</sub>  | Differential output voltage                                     | See Note 4                 |                          |                           | 1.5                         |                  | 5     | V    |
| Δ V <sub>OD</sub> | Change in magnitude of differential output voltage (see Note 5) |                            |                          |                           |                             |                  | ±0.2  | ٧    |
| Voc               | Common-mode output voltage                                      | $R_L = 54 \Omega$ or 1     | 100 Ω,                   | See Figure 1              | -1§                         |                  | 3     | V    |
| Δ VOC             | Change in magnitude of common-mode output voltage (see Note 5)  |                            |                          |                           |                             |                  | ±0.2  | V    |
| IO                | Output current with power off                                   | $V_{CC} = 0$ ,             | $V_O = -7 \text{ V to}$  | 12 V                      |                             |                  | ±100  | μΑ   |
| loz               | High-impedance-state output current                             | $V_0 = -7 \text{ V to } 1$ | 12 V                     |                           |                             |                  | ±100  | μΑ   |
| lН                | High-level input current                                        | V <sub>IH</sub> = 2.7 V    |                          |                           |                             |                  | 20    | μΑ   |
| I <sub>I</sub> L  | Low-level input current                                         | V <sub>IL</sub> = 0.4 V    |                          |                           |                             |                  | -100  | μΑ   |
|                   |                                                                 | V <sub>O</sub> = -7 V      |                          |                           |                             |                  | -250  |      |
| los               | Short-circuit output current (see Note 6)                       | VO = VCC                   |                          |                           |                             |                  | 250   | mA   |
|                   |                                                                 | V <sub>O</sub> = 12 V      |                          |                           |                             |                  | 250   |      |
| loo               | Supply current                                                  | No load                    | Outputs enabl            | ed                        |                             | 80               | 110   | mA   |
| Icc               | очрру синсти                                                    | Outputs disabled           |                          |                           | 50                          | 80               | 111/4 |      |

NOTES: 4. See TIA/EIA-485-A Figure 3.5, Test Termination Measurement 2

- 5.  $\Delta |V_{OD}|$  and  $\Delta |V_{OC}|$  are the changes in magnitude of  $V_{OD}$  and  $V_{OC}$ , respectively, that occur when the input is changed from a high level to a low level.
- 6. Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.

## switching characteristics at $V_{CC}$ = 5 V, $C_L$ = 50 pF, $T_A$ = 25°C

|                     | PARAMETER                                         | TEST CO              | ONDITIONS    | MIN | TYP | MAX | UNIT |
|---------------------|---------------------------------------------------|----------------------|--------------|-----|-----|-----|------|
| td(OD)              | Differential output delay time                    | $R_1 = 54 \Omega$    | See Figure 3 |     | 20  | 25  | ns   |
| t <sub>t</sub> (OD) | Differential output transition time               | K_ = 54 sz,          | See Figure 3 |     | 27  | 35  | ns   |
| <sup>t</sup> PLH    | Propagation delay time, low- to high-level output | $R_1 = 27 \Omega$    | See Figure 4 |     | 20  | 25  | ns   |
| tPHL                | Propagation delay time, high- to low-level output | K = 27.52,           | See Figure 4 |     | 20  | 25  | ns   |
| <sup>t</sup> PZH    | Output enable time to high level                  | $R_L = 110 \Omega$ , | See Figure 5 |     | 80  | 120 | ns   |
| tPZL                | Output enable time to low level                   | $R_L = 110 \Omega$ , | See Figure 6 |     | 40  | 60  | ns   |
| <sup>t</sup> PHZ    | Output disable time from high level               | $R_L = 110 \Omega$ , | See Figure 5 |     | 90  | 120 | ns   |
| <sup>t</sup> PLZ    | Output disable time from low level                | $R_L = 110 \Omega$ , | See Figure 6 |     | 30  | 45  | ns   |



<sup>†</sup> All typical values are at  $V_{CC}$  = 5 V and  $T_A$  = 25°C. ‡ The minimum  $V_{OD2}$  with a 100- $\Omega$  load is either 1/2  $V_{OD1}$  or 2 V, whichever is greater.

<sup>§</sup> The algebraic convention, where the less positive (more negative) limit is designated as minimum, is used in this data sheet for common-mode output and threshold voltage levels only.

#### SYMBOL EQUIVALENTS

| DATA-SHEET<br>PARAMETER | TIA/EIA-422-B                       | TIA/EIA-485-A                                      |
|-------------------------|-------------------------------------|----------------------------------------------------|
| IVOD1I                  | Vo                                  | VO                                                 |
| IV <sub>OD2</sub> I     | $V_t (R_L = 100 \Omega)$            | $V_t (R_L = 54 \Omega)$                            |
| IVOD3I                  |                                     | V <sub>t</sub> (Test Termination<br>Measurement 2) |
| Δ V <sub>OD</sub>       | $   V_t  -  \overline{V}_t   $      | $   V_t  -  \overline{V}_t   $                     |
| Voc                     | V <sub>OS</sub>                     | V <sub>OS</sub>                                    |
| ∆IVocl                  | Vos - Vos                           | Vos−Vos                                            |
| los                     | I <sub>sa</sub>  ,  I <sub>sb</sub> |                                                    |
| IO                      | $ I_{xa} ,  I_{xb} $                | l <sub>ia</sub> , l <sub>ib</sub>                  |

#### **RECEIVER SECTIONS**

electrical characteristics over recommended ranges of common-mode input voltage, supply voltage, and operating free-air temperature (unless otherwise noted)

|                                               | PARAMETER                                                       | TEST CO  | TEST CONDITIONS                 |                           |       | MAX | UNIT |      |
|-----------------------------------------------|-----------------------------------------------------------------|----------|---------------------------------|---------------------------|-------|-----|------|------|
| V <sub>IT+</sub>                              | Positive-going input threshold voltage                          |          | $V_0 = 2.7 V$ ,                 | $I_{O} = -0.4 \text{ mA}$ |       |     | 0.2  | V    |
| V <sub>IT</sub> _                             | Negative-going input threshold voltage                          |          | $V_0 = 0.5 V$ ,                 | I <sub>O</sub> = 16 mA    | -0.2‡ |     |      | V    |
| V <sub>hys</sub>                              | Input hysteresis voltage (V <sub>IT+</sub> – V <sub>IT</sub> –) |          |                                 |                           |       | 50  |      | mV   |
| VIK                                           | Enable clamp voltage                                            | SN751177 | I <sub>I</sub> = -18 mA         |                           |       |     | -1.5 | V    |
| Vон                                           | High-level output voltage                                       |          | V <sub>ID</sub> = 200 mV,       | I <sub>OH</sub> = -400 μA | 2.7   |     |      | V    |
|                                               |                                                                 |          | )/ 000 m)/                      | I <sub>OL</sub> = 8 mA    |       |     | 0.45 | V    |
| VOL                                           | VOL Low-level output voltage                                    |          | V <sub>ID</sub> = -200 mV       | I <sub>OL</sub> = 16 mA   |       |     | 0.5  | V    |
| loz                                           | High-impedance-state output current                             | SN751177 | V <sub>O</sub> = 0.4 V to 2.4 V |                           |       |     | ±20  | μΑ   |
| ١.                                            | Line input surrent (see Note 7)                                 |          | Other innut at 0 \/             | V <sub>I</sub> = 12 V     |       |     | 1    | mA   |
| 1                                             | Line input current (see Note 7)                                 |          | Other input at 0 V              | V <sub>I</sub> = −7 V     |       |     | -0.8 | IIIA |
| lіН                                           | High-level enable input current                                 | SN751177 | V <sub>IH</sub> = 2.7 V         |                           |       |     | 20   | μΑ   |
| Ι <sub>Ι</sub> L                              | Low-level enable input current                                  | SN751177 | V <sub>IL</sub> = 0.4 V         |                           |       |     | -100 | μΑ   |
| IOS Short-circuit output current (see Note 6) |                                                                 |          |                                 | -15                       |       | -85 | μΑ   |      |
| Icc                                           | Supply current                                                  |          | No load,                        | Outputs enabled           |       | 80  | 110  | mA   |
| rį                                            | r <sub>i</sub> Input resistance                                 |          |                                 |                           | 12    |     |      | kΩ   |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .



<sup>&</sup>lt;sup>‡</sup> The algebraic convention, where the less positive (more negative) limit is designated as minimum, is used in this data sheet for common-mode output and threshold voltage levels only.

NOTES: 6. Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.

<sup>7.</sup> Refer to ANSI Standards TIA/EIA-422-B, TIA/EIA-423-A, and TIA/EIA-485-A for exact conditions.

SLLS059D - FEBRUARY 1990 - REVISED MAY 1999

### switching characteristics at $V_{CC}$ = 5 V, $C_L$ = 15 pF, $T_A$ = 25°C

|                                                        | PARAMETER                                                          | TEST CONDIT                                  | MIN           | TYP          | MAX | UNIT |    |    |
|--------------------------------------------------------|--------------------------------------------------------------------|----------------------------------------------|---------------|--------------|-----|------|----|----|
| t <sub>PLH</sub>                                       | t <sub>PLH</sub> Propagation delay time, low- to high-level output |                                              | \\ 15\\+015\\ | See Figure 7 |     | 20   | 35 | ns |
| tPHL Propagation delay time, high- to low-level output |                                                                    | $V_{ID} = -1.5 \text{ V to } 1.5 \text{ V},$ | See Figure 7  |              | 22  | 35   | ns |    |
| <sup>t</sup> PZH                                       | Output enable time to high level                                   |                                              |               |              |     | 17   | 25 | ns |
| tPZL                                                   | Output enable time to low level                                    | SN751177                                     | Coo Figuro 0  |              |     | 20   | 27 | ns |
| tPHZ                                                   | Output disable time from high level                                | 311/311//                                    | See Figure 8  |              |     | 25   | 40 | ns |
| t <sub>PLZ</sub>                                       | Output disable time from low level                                 |                                              |               |              |     | 30   | 40 | ns |

### PARAMETER MEASUREMENT INFORMATION



Figure 1. Driver Test Circuit, V<sub>OD</sub> and V<sub>OC</sub>



Figure 2. Receiver Test Circuit, VOH and VOL



NOTES: A.  $C_L$  includes probe and jig capacitance.

B. The pulse generator has the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $Z_{Q}$  = 50  $\Omega$ ,  $t_{f}$   $\leq$  6 ns,  $t_{f}$   $\leq$  6 ns.

Figure 3. Driver Differential Output-Delay and Transition-Time Test Circuit and Voltage Waveforms



### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

B. The pulse generator has the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $Z_O = 50~\Omega$ ,  $t_f \leq 6$  ns.  $t_f \leq 6$  ns.

Figure 4. Driver Propagation-Time Test Circuit and Voltage Waveforms



NOTES: A. C<sub>I</sub> includes probe and jig capacitance.

B. The pulse generator has the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $Z_O = 50~\Omega$ ,  $t_f \leq$  6 ns.  $t_f \leq$  6 ns.

Figure 5. Driver Enable- and Disable-Time Test Circuit and Voltage Waveforms



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

B. The pulse generator has the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $Z_Q = 50 \Omega$ ,  $t_f \leq 6$  ns,  $t_f \leq 6$  ns.

Figure 6. Driver Enable- and Disable-Time Test Circuit and Voltage Waveforms



#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

B. The pulse generator has the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $Z_O = 50~\Omega$ ,  $t_f \leq 6$  ns,  $t_f \leq 6$  ns.

Figure 7. Receiver Propagation-Time Test Circuit and Voltage Waveforms



NOTES: A.  $C_L$  includes probe and jig capacitance.

B. The pulse generator has the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $Z_O = 50 \ \Omega$ ,  $t_f \leq 6$  ns.  $t_f \leq 6$  ns.

Figure 8. Receiver Output Enable- and Disable-Time Test Circuit and Voltage Waveforms



www.ti.com 14-Oct-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| SN751177N        | ACTIVE | PDIP         | N                  | 16   | 25             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | -20 to 85    | SN751177N               | Samples |
| SN751177NSR      | ACTIVE | SO           | NS                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -20 to 85    | SN751177                | Samples |
| SN751177NSRE4    | ACTIVE | SO           | NS                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -20 to 85    | SN751177                | Samples |
| SN751178N        | ACTIVE | PDIP         | N                  | 16   | 25             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | -20 to 85    | SN751178N               | Samples |
| SN751178NSR      | ACTIVE | SO           | NS                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -20 to 85    | SN751178                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



### PACKAGE OPTION ADDENDUM

www.ti.com 14-Oct-2022

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      |    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|----|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN751177NSR | so | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| SN751178NSR | so | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.45       | 10.55      | 2.5        | 12.0       | 16.2      | Q1               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022



### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN751177NSR | SO           | NS              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| SN751178NSR | SO           | NS              | 16   | 2000 | 356.0       | 356.0      | 35.0        |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

### **TUBE**



\*All dimensions are nominal

| Device    | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN751177N | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN751177N | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN751178N | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN751178N | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |

### **MECHANICAL DATA**

## NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

### PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.





SOP



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.



SOF



### NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOF



#### NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



## N (R-PDIP-T\*\*)

### PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated