SLLS085B – JANUARY 1977 – REVISED MAY 1995

- Meets or Exceeds the Requirements of ANSI EIA/TIA-422-B and ITU Recommendation V.11
- Single 5-V Supply
- Balanced-Line Operation
- TTL Compatible
- High Output Impedance in Power-Off Condition
- High-Current Active-Pullup Outputs
- Short-Circuit Protection
- Dual Channels
- Input Clamp Diodes

#### description



<sup>†</sup> The PS package is only available left-end taped and reeled, i.e., order SN75158PSLE.

The SN75158 is a dual differential line driver designed to satisfy the requirements set by the ANSI EIA/TIA-422-B and ITU V.11 interface specifications. The outputs provide complementary signals with high-current capability for driving balanced lines, such as twisted pair, at normal line impedance without high power dissipation. The output stages are TTL totem-pole outputs providing a high-impedance state in the power-off condition.

The SN75158 is characterized for operation from 0°C to 70°C.

### logic symbol<sup>‡</sup>



<sup>‡</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

### logic diagram (positive logic)





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



SLLS085B - JANUARY 1977 - REVISED MAY 1995

### schematics of inputs and outputs



### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub> (see Note 1)                 |                |
|--------------------------------------------------------------|----------------|
| Input voltage, V <sub>1</sub>                                | 5.5 V          |
| Continuous total power dissipation                           |                |
| Operating free-air temperature range, T <sub>A</sub>         |                |
| Storage temperature range, T <sub>stg</sub>                  | –65°C to 150°C |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds |                |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All voltage values, except differential output voltage V<sub>OD</sub>, are with respect to network ground terminal. V<sub>OD</sub> is at the Y output with respect to the Z output.

#### **DISSIPATION RATING TABLE**

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING |
|---------|---------------------------------------|------------------------------------------------|---------------------------------------|
| D       | 725 mW                                | 5.8 mW/°C                                      | 464 mW                                |
| Р       | 1000 mW                               | 8.0 mW/°C                                      | 640 mW                                |
| PS      | 450 mW                                | 3.6 mW/°C                                      | 288 mW                                |

### recommended operating conditions

|                                                | MIN  | NOM | MAX  | UNIT |
|------------------------------------------------|------|-----|------|------|
| Supply voltage, V <sub>CC</sub>                | 4.75 | 5   | 5.25 | V    |
| High-level input voltage, VIH                  | 2    |     |      | V    |
| Low-level input voltage, VIL                   |      |     | 0.8  | V    |
| High-level output current, I <sub>OH</sub>     |      |     | -40  | mA   |
| Low-level output current, I <sub>OL</sub>      |      |     | 40   | mA   |
| Operating free-air temperature, T <sub>A</sub> | 0    |     | 70   | °C   |



SLLS085B - JANUARY 1977 - REVISED MAY 1995

|                 | PARAMETER                                           | TEST C                                  | CONDITIONS <sup>†</sup>                              | MIN | TYP‡  | MAX    | UNIT |
|-----------------|-----------------------------------------------------|-----------------------------------------|------------------------------------------------------|-----|-------|--------|------|
| VIK             | Input clamp voltage                                 | $V_{CC} = MIN,$                         | I <sub>I</sub> = -12 mA                              |     | -0.9  | -1.5   | V    |
| VOH             | High-level output voltage                           |                                         | V <sub>IL</sub> = 0.8 V,<br>I <sub>OH</sub> = -40 mA | 2.4 | 3     |        | V    |
| VOL             | Low-level output voltage                            | $V_{CC} = MIN,$<br>$V_{IH} = 2 V,$      | V <sub>IL</sub> = 0.8 V,<br>I <sub>OL</sub> = 40 mA  |     | 0.2   | 0.4    | V    |
| VOD1            | Differential output voltage                         | $V_{CC} = MAX,$                         | IO = 0                                               |     | 3.5   | 2×VOD2 | V    |
| IVOD2           | Differential output voltage                         | $V_{CC} = MIN$                          |                                                      | 2   | 3     |        | V    |
| $\Delta V_{OD}$ | Change in magnitude of differential output voltage§ | $V_{CC} = MIN$                          |                                                      |     | ±0.02 | ±0.4   | V    |
| Voc             | Common-mode output voltage¶                         | $V_{CC} = MAX$                          | R <sub>L</sub> = 100 Ω,                              |     | 1.8   | 3      | v    |
|                 |                                                     | $V_{CC} = MIN$                          | See Figure 1                                         |     | 1.5   | 3      | v    |
| ∆Voc            | Change in magnitude of common-mode output voltage§  | V <sub>CC</sub> = MIN<br>or MAX         |                                                      |     | ±0.02 | ±0.4   | V    |
|                 |                                                     |                                         | V <sub>O</sub> = 6 V                                 |     | 0.1   | 100    |      |
| lO              | Output current with power off                       | $V_{CC} = 0$                            | V <sub>O</sub> = - 0.25 V                            |     | -0.1  | -100   | μA   |
|                 |                                                     |                                         | $V_{O} = -0.25 \text{ to } 6 \text{ V}$              |     |       | ±100   |      |
| lj –            | Input current at maximum input voltage              | $V_{CC} = MAX,$                         | V <sub>I</sub> = 5.5 V                               |     |       | 1      | mA   |
| IIН             | High-level input current                            | $V_{CC} = MAX,$                         | VI = 2.4 V                                           |     |       | 40     | μA   |
| IIL             | Low-level input current                             | $V_{CC} = MAX,$                         | V <sub>I</sub> = 0.4 V                               |     | -1    | -1.6   | mA   |
| IOS             | Short-circuit output current#                       | V <sub>CC</sub> = MAX                   |                                                      | -40 | -90   | -150   | mA   |
| ICC             | Supply current (both drivers)                       | $V_{CC} = MAX,$<br>$T_A = 25^{\circ}C,$ | Inputs grounded,<br>No load                          |     | 37    | 50     | mA   |

#### electrical characteristics over operating free-air temperature range (unless otherwise noted)

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>‡</sup> All typical values are at  $V_{CC}$  = 5 V and  $T_A$  = 25°C except for  $V_{OC}$ , for which  $V_{CC}$  is as stated under test conditions. §  $\Delta V_{OD}$  and  $\Delta | V_{OC}|$  are the changes in magnitudes of  $V_{OD}$  and  $V_{OC}$ , respectively, that occur when the input is changed from a high level to a low level.

In ANSI Standard EIA/TIA-422-B, VOC, which is the average of the two output voltages with respect to ground, is called output offset voltage, VOS.

<sup>#</sup>Only one output should be shorted at a time, and duration of the short circuit should not exceed one second.

## switching characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = $25^{\circ}$ C

|                  | PARAMETER                                        | TEST CONDITIONS             | MIN | TYP | MAX | UNIT |
|------------------|--------------------------------------------------|-----------------------------|-----|-----|-----|------|
| <sup>t</sup> PLH | Propagation delay time, low-to-high-level output | See Figure 2, Termination A |     | 16  | 25  | ns   |
| <sup>t</sup> PHL | Propagation delay time, high-to-low-level output | See Figure 2, Termination A |     | 10  | 20  | ns   |
| <sup>t</sup> PLH | Propagation delay time, low-to-high-level output | See Figure 2, Termination B |     | 13  | 20  | ns   |
| t <sub>PHL</sub> | Propagation delay time, high-to-low-level output | See Figure 2, Termination B |     | 9   | 15  | ns   |
| <sup>t</sup> TLH | Transition time, low-to-high-level output        | See Figure 2, Termination A |     | 4   | 20  | ns   |
| t <sub>TLH</sub> | Transition time, high-to-low-level output        | See Figure 2, Termination A |     | 4   | 20  | ns   |
|                  | Overshoot factor                                 | See Figure 2, Termination C |     |     | 10% |      |



SLLS085B - JANUARY 1977 - REVISED MAY 1995

### PARAMETER MEASUREMENT INFORMATION







NOTES: A. The pulse generator has the following characteristics:  $Z_O = 50 \Omega$ ,  $t_W = 25$  ns, PRR  $\leq 10$  MHz. B. C<sub>L</sub> includes probe and jig capacitance.

Figure 2. Test Circuit and Voltage Waveforms



SLLS085B - JANUARY 1977 - REVISED MAY 1995

### **TYPICAL CHARACTERISTICS**





SLLS085B - JANUARY 1977 - REVISED MAY 1995



### **TYPICAL CHARACTERISTICS**



SLLS085B - JANUARY 1977 - REVISED MAY 1995



Figure 11





### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                    |              |                         |         |
| SN75158D         | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75158                   | Samples |
| SN75158DG4       | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75158                   | Samples |
| SN75158DR        | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75158                   | Samples |
| SN75158P         | ACTIVE        | PDIP         | Р                  | 8    | 50             | RoHS & Green    | NIPDAU                        | N / A for Pkg Type | 0 to 70      | SN75158P                | Samples |
| SN75158PSR       | ACTIVE        | SO           | PS                 | 8    | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | A158                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

# PACKAGE OPTION ADDENDUM

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN75158DR                   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN75158PSR                  | SO              | PS                 | 8 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

9-Aug-2022



\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN75158DR  | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| SN75158PSR | SO           | PS              | 8    | 2000 | 356.0       | 356.0      | 35.0        |

### TEXAS INSTRUMENTS

www.ti.com

9-Aug-2022

## TUBE



## - B - Alignment groove width

#### \*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN75158D   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN75158DG4 | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN75158P   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |

# D0008A



# **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0008A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



### **MECHANICAL DATA**

## PS (R-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.





NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



P(R-PDIP-T8)

PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated