

SLLS062E-MAY 1990-REVISED AUGUST 2007

#### **FEATURES**

- Meets or Exceeds the Requirements of IBM<sup>®</sup> 360/370 Input/Output Interface Specification for 4.5-Mb/s Operation
- Single 5-V Supply
- Uncommitted Emitter-Follower Output Structure for Party-Line Operation
- Driver Output Short-Circuit Protection
- Driver Input/Receiver Output Compatible With TTI
- Receiver Input Resistance . . . 7.4 k $\Omega$  to 20 k $\Omega$
- Ratio Specification for Propagation Delay Time, Low to High/High to Low

# DESCRIPTION/ ORDERING INFORMATION

The SN751730 triple line driver/receiver is specifically designed to meet the input/output interface specifications for IBM System 360/370. It also is compatible with standard TTL logic and supply voltage levels.

The low-impedance emitter-follower driver outputs of the SN751730 drive terminated lines, such as coaxial cable or twisted pair. Having the outputs uncommitted allows wired-OR logic to be performed in party-line applications. Output short-circuit protection is provided by an internal clamping network that turns on when the output voltage drops below approximately 2.5 V.

An open line affects the receiver input as does a low-level input voltage.

All the driver inputs and receiver outputs are in conventional TTL configuration and the gating can be used during power-up and power-down sequences to ensure that no noise is introduced to the line by pulling either DE1 or DE2 to a low level.

#### D OR N PACKAGE (TOP VIEW)



# DW PACKAGE (TOP VIEW)



#### NS PACKAGE (TOP VIEW)



N.C. - No internal connection

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

IBM is a registered trademark of International Business Machines Corporation.



#### ORDERING INFORMATION

| T <sub>A</sub> | P         | ACKAGE <sup>(1)(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|-----------|--------------------------|-----------------------|------------------|
|                | PDIP – N  | Tube                     | SN751730N             | SN751730N        |
|                | SOIC - D  | Tube                     | SN751730D             | SN751730         |
| 0°C to 70°C    | 301C - D  | Tape and reel            | SN751730DR            | 311731730        |
| 0.0 10 70.0    | SOIC - DW | Tube                     | SN751730DW            | CN754720         |
|                | SOIC - DW | Tape and reel            | SN751730DWR           | SN751730         |
|                | SOP - NS  | Tape and reel            | SN751730NSR           | SN751730         |

- (1) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.
- (2) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

#### **FUNCTION TABLES**

#### **EACH DRIVER**

|    | INPUTS |     | OUTPUT |
|----|--------|-----|--------|
| DI | DE1    | DE2 | DO     |
| L  | Χ      | X   | L      |
| X  | L      | X   | L      |
| X  | Х      | L   | L      |
| Н  | Н      | Н   | Н      |

## EACH DRIVER(1)

| INPUT<br>RI | OUTPUT<br>RO |
|-------------|--------------|
| L           | Н            |
| Н           | L            |
| Open        | Н            |

(1) H = high level, L = low level, X = irrelevant

## **LOGIC DIAGRAM (POSITIVE LOGIC)**



Pin numbers shown are for the D and N package only.



## **EQUIVALENT SCHEMATICS OF DRIVER AND RECEIVER**(1)



(1) All resistor values are nominal.

SLLS062E-MAY 1990-REVISED AUGUST 2007



## **Absolute Maximum Ratings**(1)

over operating free-air temperature range (unless otherwise noted)

|                  |                                                 |                  | MIN  | MAX | UNIT  |
|------------------|-------------------------------------------------|------------------|------|-----|-------|
| $V_{CC}$         | Supply voltage <sup>(2)</sup>                   |                  |      | 7   | V     |
| V                | Input voltage range                             | Driver           | -0.5 | 7   | V     |
| VI               | Input voltage range                             | Receiver         | -0.5 | 7   | V     |
| Vo               | Output voltage range Enable input voltage range | Driver           | -0.5 | 7   | V     |
|                  | Enable input voltage range                      |                  | -0.5 | 7   | V     |
|                  | (2)                                             | D package        |      | 73  | °C/W  |
| 0                |                                                 | DW package       |      | 58  |       |
| $\theta_{JA}$    |                                                 | N package        |      | 67  | -C/VV |
|                  |                                                 | NS package       |      | 60  |       |
| TJ               | Operating virtual junction temperature          |                  |      | 150 | °C    |
|                  | Lead temperature 1,6 mm (1/16 inch) fr          | om case for 10 s |      | 260 | °C    |
| T <sub>stg</sub> | Storage temperature range                       |                  | -65  | 150 | °C/W  |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

## **Recommended Operating Conditions**

|                 |                                |                | MIN  | NOM  | MAX | UNIT |  |  |
|-----------------|--------------------------------|----------------|------|------|-----|------|--|--|
| $V_{CC}$        | Supply voltage                 | 4.75           | 5    | 5.25 | V   |      |  |  |
| .,              | Lligh lovel input veltage      | Driver, Enable | 2    |      |     | V    |  |  |
| V <sub>IH</sub> | High-level input voltage       | Receiver       | 1.55 |      |     | V    |  |  |
| .,              | Lave lavel inner treate as     | Driver, Enable |      |      | 0.8 | V    |  |  |
| V <sub>IL</sub> | Low-level input voltage        |                |      | 1.15 | V   |      |  |  |
| T <sub>A</sub>  | Operating free-air temperature |                | 0    |      | 70  | °C   |  |  |

Submit Documentation Feedback

<sup>(3)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.



## **DRIVER SECTION**

## **Electrical Characteristics**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                  | PARAMETER                                   |                             | TEST C                                                 | ONDITIONS                                       | MIN  | MAX   | UNIT |  |
|------------------|---------------------------------------------|-----------------------------|--------------------------------------------------------|-------------------------------------------------|------|-------|------|--|
| V <sub>IK</sub>  | Input clamp voltage                         |                             | $V_{CC} = 4.75 \text{ V},$                             | $I_{IL} = -18 \text{ mA}$                       |      | -1.5  | V    |  |
|                  |                                             |                             | $V_{CC} = 4.75 \text{ V},$ $I_{OH} = -59.3 \text{ mA}$ | V <sub>IH</sub> = 2 V,<br>T <sub>A</sub> = 25°C | 3.11 |       |      |  |
| V                | High level output voltage                   | High-level output voltage   |                                                        |                                                 |      | 4.1   | V    |  |
| V <sub>OH</sub>  | nign-level output voltage                   |                             |                                                        |                                                 | 3.05 |       | V    |  |
|                  |                                             |                             | $V_{CC} = 5.25 \text{ V},$ $R_L = 56.9 \Omega$         | V <sub>IH</sub> = 2 V,                          |      | 4.2   |      |  |
| V <sub>ODH</sub> | Differential high-level output voltage      |                             | $R_L$ = 46.3 Ω or 56.9 Ω                               |                                                 |      | 0.5   | V    |  |
|                  |                                             | $V_{CC} = 5.25 \text{ V},$  | $I_{OL} = -0.24 \text{ mA}$                            |                                                 | 0.15 |       |      |  |
| V <sub>OL</sub>  | Low-level output voltage                    |                             | $V_{IL} = 0.8 \text{ V},$<br>$V_{IH} = 4.5 \text{ V}$  | $R_L = 56.9 \Omega$                             |      | 0.15  | V    |  |
|                  | High lovel input augrent                    | DI                          | V 5.05.V                                               | V 27V                                           |      | 20    |      |  |
| I <sub>IH</sub>  | High-level input current                    | DE                          | $V_{CC} = 5.25 \text{ V},$                             | V <sub>IH</sub> = 2.7 V                         |      | 60    | μΑ   |  |
|                  | Low level input current                     | DI                          | V 5.05.V                                               | V 0.4.V                                         |      | -400  |      |  |
| I <sub>IL</sub>  | Low-level input current                     | DE                          | $V_{CC} = 5.25 \text{ V},$                             | $V_{IH} = 0.4 V$                                |      | -1200 | μA   |  |
|                  | Liab loval autout aurrent                   |                             | V <sub>CC</sub> = 4.75 V,                              | V <sub>IL</sub> = 0                             |      | 100   |      |  |
| I <sub>OH</sub>  | High-level output current                   |                             | V <sub>OH</sub> = 5 V                                  | V <sub>IH</sub> = 4.5 V                         |      | 100   | μA   |  |
| Ios              | Short-circuit output current <sup>(1)</sup> | tput current <sup>(1)</sup> |                                                        | V <sub>IH</sub> = 4.5 V                         |      | -30   | mA   |  |
| I <sub>CCH</sub> | Complete company (total populary)           |                             | V <sub>CC</sub> = 5.25 V,                              | $V_{I(D)} = 4.5 \text{ V},$<br>$V_{I(R)} = 0$   | 47   |       | Α    |  |
| I <sub>CCL</sub> | Supply current (total package)              |                             | No load                                                | $V_{I(D)} = 0,$<br>$V_{I(R)} = 4.5 \text{ V}$   |      | 80    | mA   |  |

<sup>(1)</sup> Not more than one output should be shorted at a time, and duration of the short circuit should not exceed one second.

## **Switching Characteristics**

 $V_{CC} = 5 \text{ V} + 5\%, T_A = 25^{\circ}\text{C}$ 

|                  | PARAMETER                                         | TEST (                                                                          | MIN                             | TYP | MAX | UNIT |      |
|------------------|---------------------------------------------------|---------------------------------------------------------------------------------|---------------------------------|-----|-----|------|------|
| t <sub>PLH</sub> | Propagation delay time, low- to high-level output |                                                                                 |                                 | 6.5 | 12  | 18.5 | ns   |
| t <sub>PHL</sub> | Propagation delay time, high- to low-level output | $R_L = 47.5 \Omega$ ,                                                           | See Figure 1                    | 6.5 | 12  | 18.5 | ns   |
| $\Delta t_{pd}$  | Differential propagation delay time (1)           |                                                                                 |                                 |     |     | 10   | ns   |
| t <sub>r</sub>   | Output rise time                                  | $V_{CC} = 5 V$ ,                                                                | $V_O = 0.15 \text{ V to } 3.05$ | 5   | 10  |      | ns   |
| t <sub>f</sub>   | Output fall time                                  | $R_L = 47.5 \Omega$ ,<br>See Figure 1                                           | V,<br>C <sub>L</sub> = 10.2 pF, | 5   | 13  |      | ns   |
| SR               | Slew rate                                         | $V_O = 1 \text{ V to 3 V}$<br>average,<br>$R_L = 47.5 \Omega$ ,<br>See Figure 1 | C <sub>L</sub> = 10.2 pF,       |     |     | 0.65 | V/ns |

(1)  $\Delta t_{pd} = |t_{PLH} - t_{PHL}|$ 



#### RECEIVER SECTION

## **Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted)

|                                | PARAMETER                    | 1                                                     | TEST CONDITIONS                               | MIN   | MAX  | UNIT |  |  |
|--------------------------------|------------------------------|-------------------------------------------------------|-----------------------------------------------|-------|------|------|--|--|
| V <sub>OH</sub>                | High-level output voltage    | V <sub>CC</sub> = 4.75 V,<br><sub>IOH</sub> = -400 μA | V <sub>I</sub> = 1.15 V,                      | 2.7   |      | V    |  |  |
| V                              | Low lovel output voltage     | $V_{CC} = 4.75 \text{ V},$                            | $I_{OL} = 8 \text{ mA}$                       |       | 0.5  |      |  |  |
| V <sub>OL</sub>                | Low-level output voltage     | $V_{IH} = 1.55 \text{ V}$                             | $I_{OL} = 4 \text{ mA}$                       |       | 0.4  | V    |  |  |
| r <sub>l</sub>                 | Input resistance             | $V_{CC} = 0$ ,                                        | $V_I = 0.15 \text{ V to } 3.9 \text{ V}$      | 7.4   | 20   | kΩ   |  |  |
| I <sub>IH</sub>                | High-level input current     | V <sub>CC</sub> = 4.75 V,                             | V <sub>IH</sub> = 3.11 V                      |       | 0.42 | mA   |  |  |
| I <sub>IL</sub>                | Low-level input current      | V <sub>CC</sub> = 5.25 V,                             | V <sub>IL</sub> = 0.15 V                      | -0.24 | 0.04 | mA   |  |  |
| I <sub>OS</sub> <sup>(1)</sup> | Short-circuit output current | V <sub>CC</sub> = 5.25 V,                             | V <sub>IL</sub> = 0                           | -20   | -100 | mA   |  |  |
| I <sub>CCH</sub>               | Supply current (total        | V <sub>CC</sub> = 5.25 V,                             | $V_{I(D)} = 4.5 \text{ V},$<br>$V_{I(R)} = 0$ |       | 47   | m ^  |  |  |
| I <sub>CCL</sub>               | package)                     | No load                                               | $V_{I(D)} = 0,$<br>$V_{I(R)} = 4.5 \text{ V}$ |       | 80   | mA   |  |  |

<sup>(1)</sup> Not more than one output should be shorted at a time, and duration of the short circuit should not exceed one second.

## **Switching Characteristics**

 $V_{CC} = 5 \text{ V} + 5\%, T_A = 25^{\circ}\text{C}$ 

|                       | PARAMETER                                         | TEST CONDITIONS                                  | MIN | TYP | MAX  | UNIT |
|-----------------------|---------------------------------------------------|--------------------------------------------------|-----|-----|------|------|
| t <sub>PLH</sub>      | Propagation delay time, low- to high-level output |                                                  | 7.5 | 12  | 19.5 | ns   |
| t <sub>PHL</sub>      | Propagation delay time, high- to low-level output | $R_L = 2 k\Omega$ , $C_L = 15 pF$ , See Figure 2 | 7.5 | 12  | 19.5 | ns   |
| $\Delta t_{pd}^{(1)}$ | Differential propagation delay time               |                                                  |     |     | 10   | ns   |

(1)  $\Delta t_{pd} = |t_{PLH} - t_{PHL}|$ 



#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. The pulse generator has the following characteristics:  $Z_O \approx 50~\Omega$ ,  $t_W \le 500~\text{ns}$ , PRR  $\le 1~\text{MHz}$ ,  $t_f \le 6~\text{ns}$ ,  $t_r \le 15~\text{ns}$ .

B. C<sub>L</sub> includes probe and jig capacitance.

Figure 1. Driver Test Circuit and Voltage Waveforms



NOTES: A. The pulse generator has the following characteristics:  $Z_0 \approx 50~\Omega$ ,  $t_w \le 500~ns$ , PRR  $\le 1~MHz$ ,  $t_f \le 10~ns$ ,  $t_r \le 10~ns$ .

B. C<sub>L</sub> includes probe and jig capacitance.

Figure 2. Receiver Test Circuit and Voltage Waveforms

www.ti.com 13-Aug-2021

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| SN751730D        | ACTIVE | SOIC         | D                  | 16   | 40             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | SN751730                | Samples |
| SN751730DE4      | ACTIVE | SOIC         | D                  | 16   | 40             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | SN751730                | Samples |
| SN751730DWR      | ACTIVE | SOIC         | DW                 | 20   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |              | SN751730                | Samples |
| SN751730N        | ACTIVE | PDIP         | N                  | 16   | 25             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | SN751730N               | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

www.ti.com 13-Aug-2021

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Jan-2022

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN751730DWR | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |

www.ti.com 5-Jan-2022



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN751730DWR | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |

## PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

## **TUBE**



#### \*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN751730D   | D            | SOIC         | 16   | 40  | 507    | 8      | 3940   | 4.32   |
| SN751730DE4 | D            | SOIC         | 16   | 40  | 507    | 8      | 3940   | 4.32   |
| SN751730N   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |

## D (R-PDS0-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SOIC



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated