

2IN+

# LOW-NOISE ADSL DUAL DIFFERENTIAL RECEIVER

### FEATURES

- ADSL Differential Receiver
- Low 1.6 nV/\/Hz Voltage Noise
- High Speed
  - 100 MHz Bandwidth [-3 dB, G = 2 (-1)]
  - 100 V/µs Slew Rate
- 90 mA Output Drive (Typ)
- Very Low Distortion
  - THD = -72 dBc (f = 1 MHz,  $R_L$  = 150 Ω)
  - THD = -90 dBc (f = 1 MHz,  $R_L = 1 k\Omega$ )
- 5 V, ±5 V to ±15 V Typical Operation
- Available in Standard SOIC or MSOP PowerPAD<sup>™</sup> Package

### DESCRIPTION



5



-V<sub>CC</sub>

Cross Section View of DGN Package

The THS6062 is a high-speed differential receiver designed for ADSL data communication systems. Its very low 1.6 nV/ $\sqrt{\text{Hz}}$  voltage noise provides the high signal-to-noise ratios necessary for the long transmission lengths of ADSL systems over copper telephone lines. In addition, this receiver operates with a very low distortion of -90 dBc (f = 1 MHz, R<sub>L</sub> = 1 kΩ), exceeding the distortion requirements of ADSL CODECs. The THS6062 is a voltage feedback amplifier offering a high 100-MHz bandwidth and 100-V/µs slew rate and is stable at gains of 2(-1) or greater. It operates over a wide range of power supply voltages including 5 V and ±5 V to ±15 V. This device is available in standard SOIC or MSOP PowerPAD package. The small, surface-mount, thermally-enhanced MSOP PowerPAD package is fully compatible with automated surface-mount assembly procedures.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments.

# THS6062

SLOS228D-JANUARY 1999-REVISED OCTOBER 2007





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### HIGH-SPEED XDSL LINE DRIVER/RECEIVER FAMILY

| DEVICE  | DRIVER | RECEIVER | 5 V | ±5 V | ±15 V | BW (MHz) | SR<br>(V/µs) | THD<br>f = 1 MHz<br>(dB) | l <sub>o</sub><br>(mA) | Vn<br>(nV/√Hz) |
|---------|--------|----------|-----|------|-------|----------|--------------|--------------------------|------------------------|----------------|
| THS6002 | •      | •        |     | •    | •     | 140      | 1000         | -62                      | 500                    | 1.7            |
| THS6012 | •      |          |     | •    | •     | 140      | 1300         | -65                      | 500                    | 1.7            |
| THS6022 | •      |          |     | •    | •     | 210      | 1900         | -66                      | 250                    | 1.7            |
| THS6062 |        | •        | •   | •    | •     | 100      | 100          | -72                      | 90                     | 1.6            |
| THS7002 |        | •        |     | •    | •     | 70       | 100          | -84                      | 25                     | 2.0            |

### **AVAILABLE OPTIONS**

|                | PACKAGED DEVICES                            |                                               |             |                      |  |  |  |  |  |  |  |
|----------------|---------------------------------------------|-----------------------------------------------|-------------|----------------------|--|--|--|--|--|--|--|
| T <sub>A</sub> | PLASTIC<br>SMALL OUTLINE <sup>(1)</sup> (D) | PowerPAD PLASTIC<br>MSOP <sup>(1)</sup> (DGN) | MSOP SYMBOL | EVALUATION<br>MODULE |  |  |  |  |  |  |  |
| 0°C to 70°C    | THS6062CD                                   | THS6062CDGN                                   | TIABE       | THS6062EVM           |  |  |  |  |  |  |  |
| –40°C to 85°C  | THS6062ID                                   | THS6062IDGN                                   | TIABH       | —                    |  |  |  |  |  |  |  |

(1) The D and DGN packages are available taped and reeled. Add an R suffix to the device type (i.e., THS6062CDGNR).

### FUNCTIONAL BLOCK DIAGRAM





### ABSOLUTE MAXIMUM RATINGS

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                                       |                                   |                               | VALUE                        | UNIT |  |  |
|---------------------------------------|-----------------------------------|-------------------------------|------------------------------|------|--|--|
| V <sub>CC</sub> + to V <sub>CC-</sub> | Supply voltage                    |                               | 33                           | V    |  |  |
| VI                                    | Input voltage                     |                               | ±V <sub>CC</sub>             |      |  |  |
| I <sub>O</sub>                        | Output current                    |                               | 150                          | mA   |  |  |
| V <sub>IO</sub>                       | Differential input voltage        |                               | ±4                           | V    |  |  |
|                                       | Continuous total power dissipatio | n                             | See Dissipation Rating Table |      |  |  |
| -                                     |                                   | C-suffix                      | 0C to 70                     | °C   |  |  |
| IA                                    | Operating free-air temperature    | I-suffix                      | -40 to 85                    | °C   |  |  |
| TJ                                    | Maximum junction temperature      |                               | 150                          | °C   |  |  |
| T <sub>stg</sub>                      | Storage temperature               |                               | -65 to 150                   | °C   |  |  |
|                                       | Lead temperature 1,6 mm (1/16 i   | nch) from case for 10 seconds | 300                          | °C   |  |  |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### **DISSIPATION RATINGS**

| PACKAGE            | θ <sub>JA</sub><br>(°C/W) | θ <sub>JC</sub><br>(°C/W) | T <sub>A</sub> = 25°C<br>POWER RATING |  |  |
|--------------------|---------------------------|---------------------------|---------------------------------------|--|--|
| D                  | 167 <sup>(1)</sup>        | 38.3                      | 740 mW                                |  |  |
| DGN <sup>(2)</sup> | 58.4                      | 4.7                       | 2.14 W                                |  |  |

(1) This data was taken using the JEDEC standard Low-K test PCB. For the JEDEC Proposed High-K test PCB, the  $\theta_{JA}$  is 95°C/W with a power rating at T<sub>A</sub> = 25°C of 1.32 W.

(2) This data was taken using 2 oz. trace and copper pad that is soldered directly to a 3 in. × 3 in. PC. For further information, refer to Application Information section of this data sheet.

### **RECOMMENDED OPERATING CONDITIONS**

|                                              |                                |               | MIN | NOM MAX | UNIT |
|----------------------------------------------|--------------------------------|---------------|-----|---------|------|
| $V_{CC+}$ and $V_{CC-}$ Supply voltage       | Supply voltage                 | Dual supply   |     | ±16     | V    |
|                                              | Supply voltage                 | Single supply |     | 32      | v    |
| T <sub>A</sub> Operating free-air temperatur | Operating free air tomporature | C-suffix      | 0   | 70      | °C   |
|                                              | Operating nee-all temperature  | I-suffix      |     | 85      |      |



### **ELECTRICAL CHARACTERISTICS**

At  $T_A = 25^{\circ}C$ ,  $V_{CC} = \pm 15$  V,  $R_L = 150 \Omega$  (unless otherwise noted)

|                  | PARAMETER                            | TEST CONDITIO                                                   | ONS <sup>(1)</sup>          | MIN   | TYP   | MAX   | UNIT  |  |
|------------------|--------------------------------------|-----------------------------------------------------------------|-----------------------------|-------|-------|-------|-------|--|
| V                |                                      | Dual supply                                                     |                             | ±2.25 |       | ±16.5 |       |  |
| V <sub>CC</sub>  | Supply voltage operating range       | Single supply                                                   |                             | 4.5   |       | 33    | V     |  |
|                  |                                      | \/ .4E\/                                                        | $T_A = 25^{\circ}C$         |       | 8.5   | 10    | ~ ^   |  |
|                  |                                      | $V_{CC} = \pm 15 V$                                             | T <sub>A</sub> = full range |       |       | 11    | mA    |  |
|                  | Cupply current (per emplifier)       |                                                                 | $T_A = 25^{\circ}C$         |       | 7.5   | 9     |       |  |
| I <sub>CC</sub>  | Supply current (per amplifier)       | $V_{CC} = \pm 5 V$                                              | T <sub>A</sub> = full range |       |       | 10.5  | mA    |  |
|                  |                                      | V <sub>CC</sub> = ±2.5 V                                        | T <sub>A</sub> = 25°C       |       | 7.3   | 9     |       |  |
|                  |                                      | $v_{CC} = \pm 2.5 v$                                            | $T_A = full range$          |       |       | 10.5  | mA    |  |
|                  |                                      | $V_{CC} = \pm 15 V$                                             |                             | ±13   | ±13.6 |       |       |  |
|                  |                                      | $V_{CC} = \pm 5 V$                                              | $R_L = 1 \Omega$            | ±3.4  | ±3.8  |       |       |  |
| N/               |                                      | $V_{CC} = \pm 2.5 V$                                            |                             | ±1    | ±1.3  |       | V     |  |
| Vo               | Output voltage swing                 | $V_{CC} = \pm 15 \text{ V}$                                     | R <sub>L</sub> = 250 Ω      | ±12   | ±12.9 |       | v     |  |
|                  |                                      | $V_{CC} = \pm 5 V$                                              | D 450.0                     | ±3    | ±3.5  |       |       |  |
|                  |                                      | $V_{CC} = \pm 2.5 V$                                            | — R <sub>L</sub> = 150 Ω    | ±0.9  | ±1.2  |       |       |  |
|                  |                                      | $V_{CC} = \pm 15 V$                                             |                             | 60    | 90    |       |       |  |
| IO               | Output current <sup>(2)</sup>        | $V_{CC} = \pm 5 V$                                              | R <sub>L</sub> = 20 Ω       | 50    | 70    |       | mA    |  |
|                  |                                      | $V_{CC} = \pm 2.5 V$                                            |                             | 40    | 55    |       |       |  |
| I <sub>SC</sub>  | Short-circuit current <sup>(2)</sup> | $V_{CC} = \pm 15 V$                                             | ų.                          |       | 150   |       | mA    |  |
|                  |                                      |                                                                 | $T_A = 25^{\circ}C$         |       | 1.5   | 6     | .,    |  |
| V <sub>IO</sub>  | Input offset voltage                 | $V_{CC} = \pm 5$ V or $V_{CC} = \pm 15$ V                       | T <sub>A</sub> = full range |       |       | 8     | mV    |  |
|                  | Offset drift                         | $V_{CC} = \pm 5 \text{ V or } V_{CC} = \pm 15 \text{ V}$        | T <sub>A</sub> = full range |       | 20    |       | µV/∘C |  |
|                  |                                      |                                                                 | $T_A = 25^{\circ}C$         |       | 3     | 6     |       |  |
| I <sub>IB</sub>  | Input bias current                   | $V_{CC} = \pm 5 \text{ V or } V_{CC} = \pm 15 \text{ V}$        | T <sub>A</sub> = full range |       |       | 8     | μA    |  |
|                  |                                      |                                                                 | T <sub>A</sub> = 25°C       |       | 30    | 250   |       |  |
| I <sub>OS</sub>  | Input offset current                 | $V_{CC} = \pm 5$ V or $V_{CC} = \pm 15$ V                       | T <sub>A</sub> = full range |       |       | 400   | nA    |  |
|                  | Offset current drift                 | $V_{CC} = \pm 5 \text{ V or } V_{CC} = \pm 15 \text{ V}$        | T <sub>A</sub> = full range |       | 0.3   |       | nA/°C |  |
|                  |                                      |                                                                 | T <sub>A</sub> = 25°C       | 85    | 95    |       |       |  |
|                  |                                      | $V_{CC} = \pm 15 \text{ V}, V_{ICR} = \pm 12 \text{ V}$         | T <sub>A</sub> = full range | 80    |       |       |       |  |
| CMRR             | Common mode rejection ratio          | V 5.V.V 0.5.V                                                   | T <sub>A</sub> = 25°C       | 90    | 100   |       | dB    |  |
|                  |                                      | $V_{CC} = \pm 5 \text{ V}, \text{ V}_{ICR} = \pm 2.5 \text{ V}$ | $T_A = full range$          | 85    |       |       |       |  |
|                  |                                      |                                                                 | T <sub>A</sub> = 25°C       | 85    | 95    |       | 15    |  |
| PSRR             | Power supply rejection ratio         | $V_{CC} = \pm 5 V \text{ or } \pm 15 V$                         | $T_A = full range$          | 80    |       |       | dB    |  |
|                  |                                      | $V_{CC} = \pm 15 V$                                             | ų.                          | ±13.5 | ±14.3 |       |       |  |
| V <sub>ICR</sub> | Common-mode input voltage range      | $V_{CC} = \pm 5 V$                                              |                             | ±3.8  | ±4.3  |       | V     |  |
|                  |                                      | $V_{CC} = \pm 2.5 V$                                            |                             | ±1.4  | ±1.8  |       |       |  |
| RI               | Input resistance                     |                                                                 |                             |       | 2     |       | MΩ    |  |
| CI               | Input capacitance                    |                                                                 |                             |       | 1.5   |       | pF    |  |
| R <sub>O</sub>   | Output resistance                    | Open loop                                                       |                             |       | 13    |       | Ω     |  |
|                  |                                      | $V_{CC} = \pm 5 \text{ V}, \text{ V}_{O} = \pm 10 \text{ V},$   | $T_A = 25^{\circ}C$         | 40    | 70    |       |       |  |
|                  |                                      | $R_L = 1 k\Omega$                                               | T <sub>A</sub> = full range | 35    |       |       | V/mV  |  |
|                  | Open loop gain                       | $V_{CC} = \pm 5 \text{ V}, \text{ V}_{O} = \pm 2.5 \text{ V},$  | $T_A = 25^{\circ}C$         | 35    | 50    |       |       |  |
|                  |                                      | $R_L = 1 k\Omega$                                               | $T_A = $ full range         | 30    |       |       | V/mV  |  |

(1)

Full range =  $0^{\circ}$ C to  $70^{\circ}$ C for the THS6062C and  $-40^{\circ}$ C to  $85^{\circ}$ C for the THS6062I. Observe power dissipation ratings to keep the junction temperature below absolute maximum ratings when the output is heavily loaded (2) or shorted. See the absolute maximum ratings section for more information.

### **OPERATING CHARACTERISTICS**

At  $T_A = 25^{\circ}C$ ,  $V_{CC} = \pm 15$  V,  $R_L = 150 \Omega$  (unless otherwise noted)

|                                     | PARAMETER                                          | TEST (                                                        | CONDITIONS          | S <sup>(1)</sup>                            | MIN | TYP | MAX    | UNIT               |  |
|-------------------------------------|----------------------------------------------------|---------------------------------------------------------------|---------------------|---------------------------------------------|-----|-----|--------|--------------------|--|
|                                     |                                                    | $V_{CC} = \pm 15 V$                                           |                     |                                             |     | 100 |        |                    |  |
| SR                                  | Slew rate <sup>(2)</sup>                           | $V_{CC} = \pm 5 V$                                            |                     | GAIN = -1                                   |     | 80  |        | V/µs               |  |
|                                     |                                                    | $V_{CC} = \pm 2.5 V$                                          |                     |                                             |     | 70  |        |                    |  |
|                                     |                                                    | $V_{CC} = \pm 15 V$ ,                                         | 5-V step            |                                             |     | 60  |        |                    |  |
|                                     | Settling time to 0.1%                              | $V_{CC} = \pm 5 V$ ,                                          | 2.5-V step          | GAIN = -1                                   |     | 45  |        | ns                 |  |
|                                     |                                                    | $V_{CC} = \pm 2.5 V,$                                         | 1-V step            |                                             |     | 35  |        |                    |  |
| t <sub>s</sub>                      |                                                    | $V_{CC} = \pm 15 V$ ,                                         | 5-V step            |                                             |     | 90  |        | ns                 |  |
|                                     | Settling time to 0.01%                             | $V_{CC} = \pm 5 V$ ,                                          | 2.5-V step          | GAIN = -1                                   |     | 80  |        |                    |  |
|                                     |                                                    | $V_{CC} = \pm 2.5 V,$                                         | 1-V step            |                                             |     | 75  |        |                    |  |
| חחד                                 | THD Total harmonic distortion                      | VCC = $\pm 5$ V or $\pm 15$ V,                                |                     | R <sub>L</sub> = 150 Ω                      |     | -72 |        | dBc                |  |
| שחו                                 |                                                    | $V_{O(pp)} = 2 V, f = 1 MHz, Gain = 2)$                       |                     | $R_L = 1 \ k\Omega$                         | -90 |     | UDC    |                    |  |
| Vn                                  | Input voltage noise                                | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V, f}$            | = 10 kHz            |                                             |     | 1.6 |        | nV/√ <del>Hz</del> |  |
| l <sub>n</sub>                      | Input current noise                                | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V, f}$            | = 10 kHz            |                                             |     | 1.2 |        | pV/√ <del>Hz</del> |  |
|                                     |                                                    | $V_{CC} = \pm 15 V$                                           |                     |                                             |     | 100 |        |                    |  |
|                                     | Dynamic performance small-signal bandwidth (–3 dB) | $V_{CC} = \pm 5 V$                                            |                     | V <sub>O(pp)</sub> = 0.4 V,<br>Gain = 2, -1 |     | 90  |        | MHz                |  |
|                                     |                                                    | $V_{CC} = \pm 2.5 V$                                          |                     |                                             |     | 85  |        |                    |  |
| BW                                  |                                                    | $V_{CC} = \pm 15 V$                                           |                     |                                             |     | 50  |        |                    |  |
| DVV                                 | Bandwidth for 0.1 dB flatness                      | $V_{CC} = \pm 5 V$                                            |                     | V <sub>O(pp)</sub> = 0.4 V,<br>Gain = 2, –1 |     | 45  |        | MHz                |  |
|                                     |                                                    | $V_{CC} = \pm 2.5 V$                                          |                     | _ Ouiii – 2, 1                              |     | 40  |        |                    |  |
|                                     | Full power bandwidth <sup>(3)</sup>                | $V_{O(pp)} = 20 \text{ V}, \text{ V}_{CC} = \pm 20 \text{ V}$ | 15 V                | $P = 1 k \Omega$                            |     | 1.6 |        | MHz                |  |
| Full power bandwidth <sup>(3)</sup> | $V_{O(pp)} = 5 V, V_{CC} = \pm 5$                  | V                                                             | $R_{L} = 1 k\Omega$ |                                             | 5   |     | IVITIZ |                    |  |
|                                     | Channel-to-channel crosstalk                       | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V, f}$            | = 1 MHz, Ga         | ain = 2                                     |     | -61 |        | dBc                |  |

Full range =  $0^{\circ}$ C to  $70^{\circ}$ C for the THS6062C and  $-40^{\circ}$ C to  $85^{\circ}$ C for the THS6062I. Slew rate is measured from an output level range of 25% to 75%. (1)

(2) (3)

Full power bandwidth = slew rate  $\frac{1}{2} \pi V_{(peak)}$ 

330 Ω

 $\sim$ 

Ş

V<sub>l2</sub>

1

SLOS228D-JANUARY 1999-REVISED OCTOBER 2007

### PARAMETER MEASUREMENT INFORMATION



Figure 2. THS6062 Crosstalk Test Circuit



Figure 3. Step Response Test Circuit



Figure 4. Step Response Test Circuit

## **TYPICAL CHARACTERISTICS**

### **Table of Graphs**

|                 |                                    |                                | FIGURE |
|-----------------|------------------------------------|--------------------------------|--------|
| V <sub>IO</sub> | Input offset voltage               | vs Free-air temperature        | 5      |
| I <sub>IB</sub> | Input bias current                 | vs Free-air temperature        | 6      |
| Vo              | Output voltage                     | vs Supply voltage              | 7      |
|                 | Maximum output voltage swing       | vs Free-air temperature        | 8      |
| I <sub>O</sub>  | Maximum output current             | vs Free-air temperature        | 9      |
| I <sub>CC</sub> | Supply current                     | vs Free-air temperature        | 10     |
| V <sub>IC</sub> | Common-mode input voltage          | vs Supply voltage              | 11     |
| Z <sub>O</sub>  | Closed-loop output impedance       | vs Frequency                   | 12     |
|                 | Open-loop gain and Phase Response  |                                | 13     |
| PSRR            | Power-supply rejection ratio       | vs Frequency                   | 14     |
| CMRR            | Common-mode rejection ratio        | vs Frequency                   | 15     |
|                 | Voltage noise and current noise    | vs Frequency                   | 16     |
|                 | Crosstalk                          | vs Frequency                   | 17     |
|                 | Harmonic distortion                | vs Frequency                   | 18, 19 |
|                 | Harmonic distortion                | vs Peak-to-peak output voltage | 20, 21 |
| SR              | Slew rate                          | vs Free-air temperature        | 22     |
|                 | 0.1% settling time                 | vs Output voltage step size    | 23     |
|                 | Output amplitude                   | vs Frequency                   | 24–30  |
|                 | Small and large frequency response |                                | 31–34  |
|                 | 1-V step response                  |                                | 35, 36 |
|                 | 4-V step response                  |                                | 37     |
|                 | 20-V step response                 |                                | 38     |

# **PRODUCT PREVIEW**













Figure 13.

**PRODUCT PREVIEW** 







16 18

V<sub>O(PP)</sub> – Peak-to-Peak Output Voltage – V

Figure 20.

20

0 2 4 6 8 10 12 14 16 18 20 **PRODUCT PREVIEW** 

10 M

0 2 4 6 8 10 12 14

EXAS RUMENTS

V<sub>O(PP)</sub> – Peak-to-Peak Output Voltage – V

Figure 21.









**PRODUCT PREVIEW** 

Texas

TRUMENTS www.ti.com

ING





### TEXAS INSTRUMENTS www.ti.com











### **APPLICATION INFORMATION**

### THEORY OF OPERATION

The THS6062 is a high-speed, operational amplifier configured in a voltage-feedback architecture. It is built using a 30-V, dielectrically isolated, complementary bipolar process with NPN and PNP transistors possessing  $f_Ts$  of several GHz. This results in an exceptionally high-performance amplifier that has a wide bandwidth, high slew rate, fast settling time, and low distortion. A simplified schematic is shown in Figure 39.



Figure 39. THS6062 Simplified Schematic

The ADSL remote terminal receive band consists of 255 separate carrier frequencies each with its own modulation and amplitude level. With such an implementation, it is imperative that signals received off the telephone line have as high a signal-to-noise ratio (SNR) as possible. This is because of the numerous sources of interference on the line. The best way to accomplish this high SNR is to have a low-noise receiver on the front-end. It is also important to have the lowest distortion possible to help minimize against interference within the ADSL carriers. The THS6062 was designed with these two priorities in mind.

By taking advantage of the superb characteristics of the complimentary bipolar process (BICOM), the THS6062 offers extremely low noise and distortion while maintaining a high bandwidth. There are some aspects that help minimize distortion in any amplifier. The first is to extend the bandwidth of the amplifier as high as possible without peaking. This allows the amplifier to eliminate any nonlinearities in the output signal. Another thing that helps to minimize distortion is to increase the load impedance seen by the amplifier, thereby reducing the currents in the output stage. This will help keep the output transistors in their linear amplification range and will also reduce the heating effects. This can be seen in Figure 18 to Figure 21, which show a  $1-k\Omega$  load distortion is much better than a  $150-\Omega$  load.



One client-side terminal circuit implementation, shown in Figure 40, uses a 1:2 transformer ratio. While creating a power and output voltage advantage for the line drivers, the 1:2 transformer ratio reduces the SNR for the received signals. The ADSL standard, ANSI T1.413, stipulates a noise power spectral density of –140 dBm/Hz, which is equivalent to 31.6 nV/ $\sqrt{\text{Hz}}$  for a 100- $\Omega$  system. Although many amplifiers can reach this level of performance, actual ADSL system testing has indicated that the noise power spectral density may typically be  $\leq$  –150 dBm/Hz, or  $\leq$  10 nV/ $\sqrt{\text{Hz}}$ . With a transformer ratio of 1:2, this number reduces to less than 5 nV/ $\sqrt{\text{Hz}}$ . The THS6062, with an equivalent input noise of 1.6 nV/ $\sqrt{\text{Hz}}$ , is an excellent choice for this application. Coupled with a very low 1.2 pA/ $\sqrt{\text{Hz}}$  equivalent input current noise and low value resistors, the THS6062 will ensure that the received signal SNR will be as high as possible.





**FHS6062** 

### NOISE CALCULATIONS AND NOISE FIGURE

Noise can cause errors on very small signals. This is especially true for the amplifying small signals. The noise model for current-feedback amplifiers (CFB) is the same as voltage-feedback amplifiers (VFB). The only difference between the two is that the CFB amplifiers generally specify different noise-current parameters for each input, while VFB amplifiers usually only specify one noise-current parameter. The noise model is shown in Figure 41. This model includes all of the noise sources as follows:

- $e_n = Amplifier$  internal voltage noise  $(nV/\sqrt{Hz})$
- IN+ = Noninverting current noise ( $pA/\sqrt{Hz}$ )
- IN− = Inverting current noise (pA/√Hz)
- $e_{Rx}$  = Thermal voltage noise associated with each resistor ( $e_{Rx}$  = 4 kTR<sub>x</sub>)



Figure 41. Noise Model

The total equivalent input noise density (e<sub>ni</sub>) is calculated by using the following equation:

$$\mathbf{e}_{ni} = \sqrt{\left(\mathbf{e}_{n}\right)^{2} + \left(\mathbf{IN} + \times \mathbf{R}_{S}\right)^{2} + \left(\mathbf{IN} - \times \left(\mathbf{R}_{F} \parallel \mathbf{R}_{G}\right)\right)^{2} + 4 \, \mathbf{kTR}_{s} + 4 \, \mathbf{kT}\left(\mathbf{R}_{F} \parallel \mathbf{R}_{G}\right)}$$

Where:

k = Boltzmann's constant =  $1.380658 \times 10^{-23}$ 

T = Temperature in degrees Kelvin (273 +  $^{\circ}$ C)

 $R_F \parallel R_G$  = Parallel resistance of  $R_F$  and  $R_G$ 

To get the equivalent output noise of the amplifier, just multiply the equivalent input noise density  $(e_{ni})$  by the overall amplifier gain  $(A_V)$ .

$$e_{no} = e_{ni} A_V = e_{ni} \left( 1 + \frac{R_F}{R_G} \right)$$
 (Noninverting Case)

As the previous equations show, to keep noise at a minimum, small-value resistors should be used. As the closed-loop gain is increased (by reducing  $R_G$ ), the input noise is reduced considerably because of the parallel resistance term. This leads to the general conclusion that the most dominant noise sources are the source resistor  $_S$ ) and the internal amplifier noise voltage ( $e_n$ ). Because noise is summed in a root-mean-squares method, noise sources smaller than 25% of the largest noise source can be effectively ignored. This can greatly simplify the formula and make noise calculations much easier to calculate.

For more information on noise analysis, refer to the Noise Analysis section in Operational Amplifier Circuits Applications Report (SLVA043).

This brings up another noise measurement usually preferred in RF applications, the noise figure (NF). Noise figure is a measure of noise degradation caused by the amplifier. The value of the source resistance must be defined and is typically 50  $\Omega$  in RF applications.

(1)

(2)

Copyright © 1999–2007, Texas Instruments Incorporated



(3)

(4)

NF =  $10\log\left[\frac{e_{ni}^2}{(e_{Rs})^2}\right]$ 

Because the dominant noise components are generally the source resistance and the internal amplifier noise voltage, we can approximate the noise figure as:

$$NF = 10log \left[ 1 + \frac{\left[ \left( e_n \right)^2 + \left( IN + \times R_S \right)^2 \right]}{4 \ kTR_S} \right]$$

Figure 42 shows the noise figure graph for the THS6062.



Figure 42. Noise Figure vs Source Resistance

THS6062

### **OPTIMIZING FREQUENCY RESPONSE**

Internal frequency compensation of the THS6062 was selected to provide very wide bandwidth performance and still maintain a very low noise floor. In order to meet these performance requirements, the THS6062 must have a minimum gain of 2 (-1). Because everything is referred to the noninverting terminal of an operational amplifier, the noise gain in a G = -1 configuration is the same as in a G = 2 configuration.

One of the keys to maintaining a smooth frequency response, and hence, a stable pulse response, is to pay particular attention to the inverting terminal. Any stray capacitance at this node causes peaking in the frequency response (see Figure 43 and Figure 44). There are two things that can be done to help minimize this effect. The first is to simply remove any ground planes under the inverting terminal of the amplifier. This also includes the trace that connects to this terminal. Additionally, the length of this trace should be minimized. The capacitance at this node causes a lag in the voltage being fed back due to the charging and discharging of the stray capacitance. If this lag becomes too long, the amplifier will not be able to correctly keep the noninverting terminal voltage at the same potential as the inverting terminal's voltage. Peaking and possibly oscillations will then occur.



The next thing that helps to maintain a smooth frequency response is to keep the feedback resistor  $_{f}$ ) and the gain resistor  $_{g}$ ) values fairly low. These two resistors are effectively in parallel when looking at the ac small-signal response. This is why in Figure 30, a feedback resistor of 3.9 k $\Omega$  with a gain resistor of 1 k $\Omega$  only shows a small peaking in the frequency response. The parallel resistance is only 800  $\Omega$ . This value, in conjunction with a very small stray capacitance test PCB, forms a zero on the edge of the amplifier's natural frequency response. To eliminate this peaking, all that needs to be done is to reduce the feedback and gain resistances. One other way to compensate for this stray capacitance is to add a small capacitor in parallel with the feedback resistor. This helps to neutralize the effects of the stray capacitance. To keep this zero out of the operating range, the stray capacitance and resistor value's time constant must be kept low. But, as can be seen in Figure 23 to Figure 28, a value too low starts to reduce the bandwidth of the amplifier. Table 1 shows some recommended feedback resistors to be used with the THS6062.

| GAIN | $R_f$ for $V_{CC}$ = ±15 V, ±5 V, 5 V |  |  |  |  |  |  |
|------|---------------------------------------|--|--|--|--|--|--|
| 2    | 300 Ω                                 |  |  |  |  |  |  |
| -1   | 360 Ω                                 |  |  |  |  |  |  |
| 5    | 3.3 kΩ (low stray-c PCB only)         |  |  |  |  |  |  |

### **Table 1. Recommended Feedback Resistors**



### DRIVING A CAPACITIVE LOAD

Driving capacitive loads with high performance amplifiers is not a problem as long as certain precautions are taken. The first is to realize that the THS6062 has been internally compensated to maximize its bandwidth and slew rate performance. When the amplifier is compensated in this manner, capacitive loading directly on the output will decrease the device's phase margin leading to high frequency ringing or oscillations. Therefore, for capacitive loads of greater than 10 pF, it is recommended that a resistor be placed in series with the output of the amplifier, as shown in Figure 45. A minimum value of 20  $\Omega$  should work well for most applications. For example, in 75- $\Omega$  transmission systems, setting the series resistor value to 75  $\Omega$  both isolates any capacitance loading and provides the proper line impedance matching at the source end.



Figure 45. Driving a Capacitive Load

The output offset voltage, ( $V_{OO}$ ) is the sum of the input offset voltage ( $V_{IO}$ ) and both input bias currents ( $I_{IB}$ ) times the corresponding gains. The following schematic and formula are used to calculate the output offset voltage:

### OFFSET VOLTAGE

 $= \underbrace{I_{IB-}}_{I_{IB-}} \underbrace{V_{OS}}_{V_{OS}} = \left(\pm V_{IO} \pm I_{IB+} R_{S}\right) \left(1 + \frac{R_{F}}{R_{G}}\right) \pm I_{IB-} R_{F}$ 

Figure 46. Output Offset Voltage Model

IS6062

### **CIRCUIT LAYOUT CONSIDERATIONS**

In order to achieve the high-frequency performance of the THS6062, it is essential that proper printed-circuit board high frequency design techniques be followed. A general set of guidelines is given below. In addition, a THS6062 evaluation board is available to use as a guide for layout or for evaluating the device performance.

- Ground planes—It is highly recommended that a ground plane be used on the board to provide all components with a low inductive ground connection. However, in the areas of the amplifier inputs and output, the ground plane can be removed to minimize the stray capacitance.
- Proper power supply decoupling—Use a 6.8-µF tantalum capacitor in parallel with a 0.1-µF ceramic capacitor on each supply terminal. It may be possible to share the tantalum capacitor among several amplifiers depending on the application, but a 0.1-µF ceramic capacitor should always be used on the supply terminal of every amplifier. In addition, the 0.1-µF capacitor should be placed as close as possible to the supply terminal. As this distance increases, the inductance in the connecting trace makes the capacitor less effective. The designer should strive for distances of less than 0.1 inches between the device power terminals and the ceramic capacitors.
- Sockets—Sockets are not recommended for high-speed operational amplifiers. The additional lead inductance in the socket pins will often lead to stability problems. Surface-mount packages soldered directly to the printed-circuit board is the best implementation.
- Short trace runs/compact part placements—Optimum high frequency performance is achieved when stray series inductance has been minimized. To realize this, the circuit layout should be made as compact as possible, thereby minimizing the length of all trace runs. Particular attention should be paid to the inverting input of the amplifier. Its length should be kept as short as possible. This will help to minimize stray capacitance at the input of the amplifier.
- Surface-mount passive components—Using surface-mount passive components is recommended for high frequency amplifier circuits for several reasons. First, because of the extremely low lead inductance of surface-mount components, the problem with stray series inductance is greatly reduced. Second, the small size of surface-mount components naturally leads to a more compact layout, thereby minimizing both stray inductance and capacitance. If leaded components are used, it is recommended that the lead lengths be kept as short as possible.



### **GENERAL PowerPAD DESIGN CONSIDERATIONS**

The THS6062 is available packaged in a thermally-enhanced DGN package, which is a member of the PowerPAD family of packages. This package is constructed using a downset leadframe upon which the die is mounted [see Figure 47(a) and Figure 47(b)]. This arrangement results in the lead frame being exposed as a thermal pad on the underside of the package [see Figure 47)]. Because this thermal pad has direct thermal contact with the die, excellent thermal performance can be achieved by providing a good thermal path away from the thermal pad.

The PowerPAD package allows for both assembly and thermal management in one manufacturing operation. During the surface-mount solder operation (when the leads are being soldered), the thermal pad can also be soldered to a copper area underneath the package. Through the use of thermal paths within this copper area, heat can be conducted away from the package into either a ground plane or other heat dissipating device.

The PowerPAD package represents a breakthrough in combining the small area and ease of assembly of surface mount with the, heretofore, awkward mechanical methods of heat sinking.



Figure 47. Views of Thermally Enhanced DGN Package

Although there are many ways to properly heat sink this device, the following steps illustrate the recommended approach.



Figure 48. PowerPAD PCB Etch and Via Pattern

- 1. Prepare the PCB with a top side etch pattern as shown in Figure 48. There should be etch for the leads as well as etch for the thermal pad.
- 2. Place five holes in the area of the thermal pad. These holes should be 13 mils in diameter. They are kept small so that solder wicking through the holes is not a problem during reflow.
- 3. Additional vias may be placed anywhere along the thermal plane outside of the thermal pad area. This helps dissipate the heat generated by the THS6062DGN IC. These additional vias may be larger than the 13-mil diameter vias directly under the thermal pad. They can be larger because they are not in the thermal pad area to be soldered so that wicking is not a problem.
- 4. Connect all holes to the internal ground plane.
- 5. When connecting these holes to the ground plane, do not use the typical web or spoke via connection methodology. Web connections have a high thermal resistance connection that is useful for slowing the heat transfer during soldering operations. This makes the soldering of vias that have plane connections easier. In this application, however, low thermal resistance is desired for the most efficient heat transfer. Therefore, the holes under the THS6062DGN package should make their connection to the internal ground plane with a complete connection around the entire circumference of the plated-through hole.
- 6. The top-side solder mask should leave the terminals of the package and the thermal pad area with its five holes exposed. The bottom-side solder mask should cover the five holes of the thermal pad area. This prevents solder from being pulled away from the thermal pad area during the reflow process.
- 7. Apply solder paste to the exposed thermal pad area and all of the IC terminals.
- 8. With these preparatory steps in place, the THS6062DGN IC is simply placed in position and run through the solder reflow operation as any standard surface-mount component. This results in a part that is properly

installed.

The actual thermal performance achieved with the THS6062DGN in its PowerPAD package depends on the application. In the example above, if the size of the internal ground plane is approximately 3 inches  $\times$  3 inches, then the expected thermal coefficient,  $\theta_{JA}$ , is about 58.4°C/W. For comparison, the non-PowerPAD version of the THS6062 IC (SOIC) is shown. For a given  $\theta_{JA}$ , the maximum power dissipation is shown in Figure 49 and is calculated by the following formula:

$$\mathsf{P}_{\mathsf{D}} = \left(\frac{\mathsf{T}_{\mathsf{MAX}} - \mathsf{T}_{\mathsf{A}}}{\theta_{\mathsf{JA}}}\right)$$

Where:

 $P_D$  = Maximum power dissipation of THS6062 IC (watts)

 $T_{MAX}$  = Absolute maximum junction temperature (150°C)

 $T_A$  = Free-ambient air temperature (°C)

 $\theta_{JA} = \theta_{JC} + \theta_{CA}$ 

 $\theta_{JC}$  = Thermal coefficient from junction to case  $\theta_{CA}$  = Thermal coefficient from case to ambient air (°C/W)

> MAXIMUM POWER DISSIPATION vs

### FREE-AIR TEMPERATURE 3.5 DGN Package T<sub>J</sub> = 150°C $\theta_{JA} = 58.4^{\circ}C/W$ 2 oz. Trace And Copper Pad 3 With Solder Maximum Power Dissipation – W DGN Package 2.5 $\theta_{JA} = 158^{\circ}C/W$ SOIC Package 2 oz. Trace And High-K Test PCB Copper Pad θ<sub>JA</sub> = 98°C/W 2 Without Solder 1.5 SOIC Package 0.5 Low-K Test PCB $\theta_{JA} = 167^{\circ}C/W$ 0 -20 0 20 40 60 80 100 -40 T<sub>Δ</sub> – Free-Air Temperature – °C

NOTE: Results are with no air flow and PCB size =  $3" \times 3"$ 



More complete details of the PowerPAD installation process and thermal management techniques can be found in the Texas Instruments Technical Brief, PowerPAD Thermally Enhanced Package. This document can be found at the TI web site (www.ti.com) by searching on the key word PowerPAD. The document can also be ordered through your local TI sales office. Refer to literature number SLMA002 when ordering.

The next thing that should be considered is the package constraints. The two sources of heat within an amplifier are quiescent power and output power. The designer should never forget about the quiescent heat generated within the device, especially a multi-amplifier device. Because these devices have linear output stages (Class A-B), most of the heat dissipation is at low output voltages with high output currents. Figure 50 and Figure 51 show this effect, along with the quiescent heat, with an ambient air temperature of 50°C. When using  $V_{CC} = 5 V$ or ±5 V, there is generally not a heat problem, even with SOIC packages. But, when using  $V_{CC} = \pm 15$  V, the SOIC package is severely limited in the amount of heat it can dissipate. The other key factor when looking at these graphs is how the devices are mounted on the PCB. The PowerPAD devices are extremely useful for heat

Copyright © 1999-2007, Texas Instruments Incorporated

(5)

IS6062



dissipation. But the device should always be soldered to a copper plane to fully use the heat dissipation properties of the PowerPAD. The SOIC package, on the other hand, is highly dependent on how it is mounted on the PCB. As more trace and copper area is placed around the device,  $\theta_{JA}$  decreases and the heat dissipation capability increases. The currents and voltages shown in these graphs are for the total package. Because the THS6062 is a dual amplifier, the sum of the RMS output currents and voltages should be used to choose the proper package.



### **EVALUATION BOARD**

An evaluation board is available for the THS6062 (SLOP221). This board has been configured for very low parasitic capacitance in order to realize the full performance of the amplifier. For more information, refer to the *THS6062 EVM User's Guide* (SLOU036) To order the evaluation board contact your local TI sales office or distributor.



### PACKAGING INFORMATION

| Orderable Device | Status | Package Type |         | Pins | -    | Eco Plan     | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|--------------|---------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)          | Ball material | (3)                |              | (4/5)          |         |
| THS6062CD        | ACTIVE | SOIC         | D       | 8    | 75   | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 6062C          | Samples |
| THS6062CDGNR     | ACTIVE | HVSSOP       | DGN     | 8    | 2500 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | ABE            | Samples |
| THS6062ID        | ACTIVE | SOIC         | D       | 8    | 75   | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 60621          | Samples |
| THS6062IDGNR     | ACTIVE | HVSSOP       | DGN     | 8    | 2500 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM |              | ABH            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| THS6062CDGNR                | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| THS6062IDGNR                | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Jan-2022



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| THS6062CDGNR | HVSSOP       | DGN             | 8    | 2500 | 358.0       | 335.0      | 35.0        |  |
| THS6062IDGNR | HVSSOP       | DGN             | 8    | 2500 | 358.0       | 335.0      | 35.0        |  |



www.ti.com

5-Jan-2022

### TUBE



### \*All dimensions are nominal

| Device    | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| THS6062CD | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| THS6062ID | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |

# D0008A



# **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0008A

# **EXAMPLE STENCIL DESIGN**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# **GENERIC PACKAGE VIEW**

# PowerPAD VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE

3 x 3, 0.65 mm pitch

**DGN 8** 

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





4225482/A

# **DGN0008D**

# **PACKAGE OUTLINE**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



# **DGN0008D**

# **EXAMPLE BOARD LAYOUT**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



# DGN0008D

# **EXAMPLE STENCIL DESIGN**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated