

## **DIFFERENTIAL VIDEO AMPLIFIER**

### **FEATURES**

- Adjustable Gain to 400 (Typ)
- No Frequency Compensation Required
- Low Noise . . . 3-mV V<sub>n</sub> (Typ)

### DESCRIPTION

This device is a monolithic two-stage video amplifier with differential inputs and differential outputs. It features internal series-shunt feedback that provides wide bandwidth, low phase distortion, and excellent gain stability. Emitter-follower outputs enable the device to drive capacitive loads. All stages are current-source biased to obtain high common-mode and supply-voltage rejection ratios.

The differential gain is typically 400 when the gain adjust pins are connected together, or amplification may be adjusted for near 0 to 400 by the use of a single external resistor connected between the gain adjustment pins A and B. No external frequency-compensating components are required for any gain option.

The device is particularly useful in magnetic-tape or disk-file systems using phase or NRZ encoding and in high-speed thin-film or plated-wire memories. Other applications include general-purpose video and pulse amplifiers.

The device achieves low equivalent noise voltage through special processing and a new circuit layout incorporating input transistors with low base resistance.

The TL592B is characterized for operation from 0°C to 70°C.





NC - No internal connection

Note: D8 and D14 are the codes to differentiate the 8-pin and 14-pin versions, respectively.

### **SYMBOL**





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





NOTE: Pin numbers shown are for D, P, and PS packages.

## **ABSOLUTE MAXIMUM RATINGS**(1)(2)

over operating free-air temperature range (unless otherwise noted)

| V <sub>CC+</sub>  | Positive supply voltage                                      | 8 V                                  |
|-------------------|--------------------------------------------------------------|--------------------------------------|
| V <sub>CC</sub> - | Negative supply voltage                                      | -8 V                                 |
| $V_{DI}$          | Differential input voltage                                   | ±5 V                                 |
| VI                | Voltage range, any input                                     | V <sub>CC+</sub> to V <sub>CC-</sub> |
| Io                | Output current                                               | 10 mA                                |
| P <sub>D</sub>    | Continuous total power dissipation                           | See Dissipation Rating Table         |
| T <sub>A</sub>    | Operating free-air temperature range                         | 0°C to 70°C                          |
| T <sub>stg</sub>  | Storage temperature range                                    | −65°C to 150°C                       |
| T <sub>lead</sub> | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260°C                                |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## **DISSIPATION RATINGS**

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING |           |     | T <sub>A</sub> = 70°C<br>POWER RATING |
|---------|---------------------------------------|-----------|-----|---------------------------------------|
| D8      | 530 mW                                | 5.8 mW/°C | 59  | 464 mW                                |
| D14     | 530 mW                                | N/A       | N/A | 530 mW                                |
| N       | 530 mW                                | N/A       | N/A | 530 mW                                |
| Р       | 530 mW                                | N/A       | N/A | 530 mW                                |
| PS      | 530 mW                                | N/A       | N/A | 530 mW                                |

Submit Documentation Feedback

<sup>(2)</sup> All voltage values except differential input voltages are with respect to the midpoint between V<sub>CC+</sub> and V<sub>CC-</sub>



## RECOMMENDED OPERATING CONDITIONS

|                   |                                | MIN | NOM | MAX | UNIT |
|-------------------|--------------------------------|-----|-----|-----|------|
| V <sub>CC+</sub>  | Positive supply voltage        | 3   | 6   | 8   | V    |
| V <sub>CC</sub> - | Negative supply voltage        | -3  | -6  | 8–  | V    |
| T <sub>A</sub>    | Operating free-air temperature | 0   |     | 70  | °C   |

## **ELECTRICAL CHARACTERISTICS**

at specified free-air temperature,  $V_{CC\pm}$  = ±6 V,  $R_L$  = 2 k $\Omega$  (unless otherwise noted)

|                        | PARAMETER                                          | TEST<br>FIGURE | TEST CO                                           | NDITIONS <sup>(1)</sup>               | T <sub>A</sub> | MIN | TYP  | MAX  | UNIT |
|------------------------|----------------------------------------------------|----------------|---------------------------------------------------|---------------------------------------|----------------|-----|------|------|------|
|                        | Large-signal differential                          |                |                                                   | D 0                                   | 25°C           | 300 | 400  | 500  |      |
| $A_{VD}$               | Large-signal differential voltage amplification    | 1              | $V_{OPP} = 3 V$ ,<br>$R_1 = 2 k\Omega$            | $R_{AB} = 0$                          | 0°C to 70°C    | 250 |      | 600  | V/V  |
|                        | voltage amplification                              |                | 11 - 2 1132                                       | $R_{AB} = 1 k\Omega$                  | 25°C           |     | 13   |      | ı    |
| BW                     | Bandwidth ( -3 dB)                                 | 2              | $V_{OPP} = 1 \text{ V, } R_{AB}$                  | <sub>3</sub> = 0                      | 25°C           |     | 50   |      | MHz  |
|                        | Lamest affact accommod                             |                |                                                   |                                       | 25°C           |     | 0.4  | 5    |      |
| I <sub>IO</sub>        | Input offset current                               |                |                                                   |                                       | 0°C to 70°C    |     |      | 6    | μΑ   |
|                        | Land bio a summed                                  |                |                                                   |                                       | 25°C           |     | 9    | 30   |      |
| I <sub>IB</sub>        | Input bias current                                 |                |                                                   |                                       | 0°C to 70°C    |     |      | 40   | μΑ   |
|                        | Common-mode input                                  | 0              |                                                   |                                       | 25°C           | ±1  |      |      |      |
| $V_{ICR}$              | voltage range                                      | 3              |                                                   |                                       | 0°C to 70°C    | ±1  |      |      | V    |
| V <sub>oc</sub>        | Common-mode output voltage                         | 1              | R <sub>L</sub> = ∞                                |                                       | 25°C           | 2.4 | 2.9  | 3.4  | V    |
| <del>-</del>           |                                                    | 4              | V 0.5                                             |                                       | 25°C           |     | 0.35 | 0.75 | .,   |
| $V_{OO}$               | Output offset voltage                              | 1              | $V_{ID} = 0$ , $R_{AB} = \infty$ , $R_L = \infty$ |                                       | 0°C to 70°C    |     |      | 1.5  | V    |
| .,                     | V <sub>OPP</sub> Peak-to-peak output voltage swing |                | D 01:0 D 0                                        |                                       | 25°C           | 3   | 4    |      | .,   |
| V <sub>OPP</sub>       |                                                    | 1              | $R_L = 2 k\Omega, R_{AB}$                         | = 0                                   | 0°C to 70°C    | 2.8 |      |      | V    |
| _                      | Land and later and                                 |                | V <sub>OD</sub> = 1 V, R <sub>AB</sub> = 0        |                                       | 25°C           |     | 4    |      |      |
| r <sub>i</sub>         | Input resistance                                   |                |                                                   |                                       | 0°C to 70°C    |     | 3.6  |      | kΩ   |
| r <sub>o</sub>         | Output resistance                                  |                |                                                   |                                       | 0°C to 70°C    |     |      | 30   | Ω    |
| C <sub>i</sub>         | Input capacitance                                  |                |                                                   |                                       | 0°C to 70°C    |     | 5    |      | pF   |
|                        |                                                    |                |                                                   | f = 100 kHz                           | 0500           | 60  | 86   |      |      |
| 01400                  | Common-mode rejection                              | •              | $V_{IC} = \pm 1 V$ ,                              | f = 5 MHz                             | 25°C           |     | 60   |      | dB   |
| CMRR                   | ratio                                              | 3              | $R_{AB} = 0$                                      | f = 100 kHz                           | 000 1- 7000    | 50  |      |      |      |
|                        |                                                    |                |                                                   | f = 5 MHz                             | 0°C to 70°C    |     | 60   |      |      |
| L                      | Supply voltage rejection                           |                | $\Delta V_{CC+} = \pm 0.5 \text{ V}$              | $\Delta V_{CC-} = \pm 0.5 \text{ V},$ | 25°C           | 50  | 70   |      | ī    |
| k <sub>SVR</sub>       | ratio $(\Delta V_{CC}/\Delta V_{IO})$              | 4              | $R_{AB} = 0$                                      | . 00-                                 | 0°C to 70°C    | 50  |      |      | dB   |
| V <sub>n</sub>         | Broadband equivalent input noise voltage           | 4              | BW = 1 kHz to 10 MHz                              |                                       | 25°C           |     | 3    |      | μV   |
| t <sub>pd</sub>        | Propagation delay time                             | 2              | $\Delta V_{O} = 1 V$                              |                                       | 25°C           |     | 7.5  |      | ns   |
| t <sub>r</sub>         | Rise time                                          | 2              | $\Delta V_O = 1 V$                                |                                       | 25°C           |     | 10.5 |      | ns   |
| I <sub>sink(max)</sub> | Maximum output sink current                        |                | V <sub>ID</sub> = 1 V, V <sub>O</sub> =           | 3 V                                   |                | 3   | 4    |      | mA   |
|                        | Cumply ourse at                                    |                | No lood No star                                   | a a l                                 | 25°C           |     | 18   | 24   | ^    |
| ICC                    | Supply current                                     |                | No load, No sign                                  | naı                                   | 0°C to 70°C    |     |      | 27   | mA   |

<sup>(1)</sup> R<sub>AB</sub> is the gain-adjustment resistor connected between gain-adjust pins A and B. If not specified for a particular parameter, its value is irrelevant to that parameter.

Product Folder Link(s): TL592B



## PARAMETER MEASUREMENT INFORMATION



Figure 1.





Figure 3.



Figure 4.

Submit Documentation Feedback



## **TYPICAL CHARACTERISTICS**

## LARGE-SIGNAL DIFFERENTIAL VOLTAGE AMPLIFICATION



# LARGE-SIGNAL DIFFERENTIAL VOLTAGE AMPLIFICATION









10-Dec-2020

### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TL592B-8D        | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL592B                  | Samples |
| TL592B-8DR       | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | TL592B                  | Samples |
| TL592BP          | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | TL592BP                 | Samples |
| TL592BPSR        | ACTIVE     | SO           | PS                 | 8    | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | T592B                   | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity A0

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TL592B-8DR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL592BPSR  | SO              | PS                 | 8 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 3-Jun-2022



### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TL592B-8DR | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| TL592BPSR  | SO           | PS              | 8    | 2000 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## **TUBE**



### \*All dimensions are nominal

| Device    | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TL592B-8D | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TL592BP   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# PS (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# P (R-PDIP-T8)

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated