



# TLV809 3-Pin Supply Voltage Supervisor

# **1** Features

- Precision supply voltage monitor: 2.5 V, 3 V, 3.3 V, 5 V
- Power-on reset generator with a fixed delay time of 200 ms
- Supply current: 9 µA (typical)
- Temperature range: -40°C to +85°C
- 3-Pin SOT-23 package
- Pin-for-pin compatible with the MAX809

## 2 Applications

- Factory automation
- Portable and battery-powered equipment
- Set-top boxes
- Servers
- Appliances
- Electricity meters
- Building automation

# **3 Description**

The TLV809 family of supervisory circuits provides circuit initialization and timing supervision, primarily for digital signal processors (DSPs) and processorbased systems. The newer TLV809E device is a pinto-pin compatible alternative.

During power-on,  $\overline{\text{RESET}}$  is asserted when the supply voltage (V<sub>DD</sub>) becomes greater than 1.1 V. Thereafter, the supervisory circuit monitors V<sub>DD</sub> and keeps  $\overline{\text{RESET}}$  active as long as V<sub>DD</sub> remains below the threshold voltage, V<sub>IT</sub>. An internal timer delays the return of the output to the inactive state (high) to ensure proper system reset. The delay time (t<sub>d(typ)</sub> = 200 ms) starts after V<sub>DD</sub> rises above the threshold voltage, V<sub>IT</sub>. When the supply voltage drops below the V<sub>IT</sub> threshold voltage, the output becomes active (low) again. No external components are required. All devices in this family have a fixed sense-threshold voltage (V<sub>IT</sub>) set by an internal voltage divider.

This product family is designed for supply voltages of 2.5 V, 3 V, 3.3 V, and 5 V. The circuits are available in a 3-pin SOT-23 package. The TLV809 devices are characterized for operation over a temperature range of  $-40^{\circ}$ C to  $+85^{\circ}$ C.

#### **Device Information**

| Device information      |                 |                   |  |
|-------------------------|-----------------|-------------------|--|
| PART NUMBER PACKAGE (1) |                 | BODY SIZE (NOM)   |  |
| TLV809                  | SOT-23 (3), DBV | 2.90 mm × 1.60 mm |  |
|                         | SOT-23 (3), DBZ | 2.92 mm × 1.30 mm |  |

 For all available packages, see the orderable addendum at the end of the data sheet.



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



# **Table of Contents**

| 1 Features                           | 1 |
|--------------------------------------|---|
| 2 Applications                       | 1 |
| 3 Description                        | 1 |
| 4 Revision History                   | 2 |
| 5 Device Comparison                  | 4 |
| 6 Pin Configuration and Functions    | 4 |
| Pin Functions                        | 4 |
| 7 Specifications                     | 5 |
| 7.1 Absolute Maximum Ratings         | 5 |
| 7.2 ESD Ratings                      | 5 |
| 7.3 Recommended Operating Conditions | 5 |
| 7.4 Thermal Information              | 5 |
| 7.5 Electrical Characteristics       | ô |
| 7.6 Timing Requirements              | 6 |
| 7.7 Switching Characteristics        | ô |
| 7.8 Timing Diagrams                  | 7 |
| 7.9 Typical Characteristics          |   |
| 8 Detailed Description               | 9 |
| 8.1 Overview                         | 9 |

| 8.2 Functional Block Diagram            | 9  |
|-----------------------------------------|----|
| 8.3 Feature Description.                |    |
| 8.4 Device Functional Modes             |    |
| 9 Application and Implementation        | 10 |
| 9.1 Application Information             |    |
| 9.2 Typical Application                 |    |
| 10 Power Supply Recommendations         |    |
| 11 Layout                               |    |
| 11.1 Layout Guidelines                  | 12 |
| 11.2 Layout Example                     |    |
| 12 Device and Documentation Support     |    |
| 12.1 Documentation Support              |    |
| 12.2 Support Resources                  |    |
| 12.3 Trademarks                         |    |
| 12.4 Electrostatic Discharge Caution    | 13 |
| 12.5 Glossary                           |    |
| 13 Mechanical, Packaging, and Orderable |    |
| Information                             | 13 |
|                                         |    |

# **4 Revision History**

| Changes from Revision E (November 2020) to Revision F (December 2020) |  |
|-----------------------------------------------------------------------|--|
|                                                                       |  |

Page

Corrected missed change of VDD from 7 to 6.5 in Absolute Maximum Ratings for all other pins and in note2...

| С | hanges from Revision D (March 2016) to Revision E (November 2020)                                          | Page  |
|---|------------------------------------------------------------------------------------------------------------|-------|
| • | Updated the numbering format for tables, figures, and cross-references throughout the document             | 1     |
| • | Updated the Description section.                                                                           | 1     |
|   | Updated Device Comparison                                                                                  |       |
|   | Changed VDD from 7 to 6.5 in Absolute Maximum Ratings                                                      |       |
| • | Changed V <sub>OL</sub> @ 500µA from 0.2 to 0.3 in <i>Electrical Characteristics</i>                       | 6     |
| • | Changed tw pulse duration from 3 to 10µs in <i>Timing Requirements</i>                                     | 6     |
| • | Changed t <sub>PHL</sub> from 1 to 10µs in Switching Characteristics                                       | 6     |
| • | Deleted figure for Minimum Pulse Duration At V <sub>DD</sub> in Typical Characteristics                    | 8     |
| • | Changed figure from Pulse Duration to V <sub>OL</sub> , I <sub>OL</sub> in the Typical Application Section | 11    |
| ~ | hannes from Devision C (Echnyam 2012) to Devision D (March 2010)                                           | Derre |

| C | nanges from Revision C (February 2012) to Revision D (March 2016)                                                                                                                                                                                                                                                                                                                 | Page           |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| • | Added Device Information table, Pin Configuration and Functions section, ESD Ratings table, Overview section, Feature Description section, Device Functional Modes section, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. | 1              |
| • | Deleted pinout drawing from page 1                                                                                                                                                                                                                                                                                                                                                | 1              |
| • | Changed Description section: added third paragraph and changed section wording for clarity                                                                                                                                                                                                                                                                                        | 1              |
| • | Deleted soldering temperature parameter from Absolute Maximum Ratings table                                                                                                                                                                                                                                                                                                       | <mark>5</mark> |
| • | Changed I <sub>DD</sub> parameter test conditions in <i>Electrical Characteristics</i> table                                                                                                                                                                                                                                                                                      | 6              |
| С | hanges from Revision B (September 2010) to Revision C (February 2012)                                                                                                                                                                                                                                                                                                             | Page           |
| • | Updated ordering information                                                                                                                                                                                                                                                                                                                                                      | 4              |



#### TLV809 SLVSA03F – JUNE 2010 – REVISED DECEMBER 2020

| C | hanges from Revision A (July 2010) to Revision B (September 2010) | Page |
|---|-------------------------------------------------------------------|------|
| • | Updated document format to current standards                      |      |
| • | Added DBZ package to pinout figure                                | 1    |
| • | Added Thermal Information table                                   | 5    |
| • | Changed Figure 7-3                                                | 8    |
|   |                                                                   | -    |



# **5 Device Comparison**

| Table 5-1. Device Threshold Options |                   |  |  |
|-------------------------------------|-------------------|--|--|
| PRODUCT                             | THRESHOLD VOLTAGE |  |  |
| TLV809J25                           | 2.25 V            |  |  |
| TLV809L30                           | 2.64 V            |  |  |
| TLV809K33                           | 2.93 V            |  |  |
| TLV809150                           | 4.55 V            |  |  |

#### Table 5-1. Device Threshold Options

## Table 5-2. Device Family Comparison

| DEVICE | FUNCTION                 |  |
|--------|--------------------------|--|
| TLV803 | Open-Drain, RESET Output |  |
| TLV809 | Push-Pull, RESET Output  |  |
| TLV810 | Push-Pull, RESET Output  |  |

# **6** Pin Configuration and Functions



### Figure 6-1. DBV, DBZ Packages 3-Pin SOT-23 Top View

## **Pin Functions**

| PIN |                 | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                 |  |
|-----|-----------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NO. | NAME            | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 1   | GND             | —   | Ground pin. This pin must be connected to ground with a low-impedance connection.                                                                                                                                                                                                                                                                                                           |  |
| 2   | RESET           | 0   | $\begin{array}{l} \hline \textbf{RESET} \text{ pin. } \textbf{RESET} \text{ is an active low signal, asserting when } V_{DD} \text{ is below the threshold} \\ \textbf{voltage. } When V_{DD} \text{ rises above } V_{IT}, \text{ there is a delay time } (t_d) \text{ until } \textbf{RESET} \text{ deasserts.} \\ \hline \textbf{RESET} \text{ is a push-pull output stage.} \end{array}$ |  |
| 3   | V <sub>DD</sub> | I   | Supply voltage pin. A 0.1- $\mu$ F ceramic capacitor from this pin to ground is recommended to improve stability of the threshold voltage.                                                                                                                                                                                                                                                  |  |



# **7** Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                                               | MIN  | MAX | UNIT |
|------------------|-------------------------------------------------------------------------------|------|-----|------|
| V <sub>DD</sub>  | Supply voltage <sup>(2)</sup>                                                 |      | 6.5 | V    |
|                  | All other pins <sup>(2)</sup>                                                 | -0.3 | 6.5 | v    |
| I <sub>OL</sub>  | Maximum low output current                                                    |      | 5   | mA   |
| I <sub>OH</sub>  | Maximum high output current                                                   |      | -5  | mA   |
| I <sub>IK</sub>  | Input clamp current (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>DD</sub> ) |      | ±20 | mA   |
| I <sub>ОК</sub>  | Output clamp current ( $V_O < 0$ or $V_O > V_{DD}$ )                          |      | ±20 | mA   |
| T <sub>A</sub>   | Operating free-air temperature                                                | -40  | 85  | °C   |
| T <sub>stg</sub> | Storage temperature                                                           | -65  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to GND. For reliable operation, do not operate the device at 6.5 V for more than t = 1000h continuously.

## 7.2 ESD Ratings

|                                            |                                                                                |                                                                   |       | VALUE | UNIT |  |
|--------------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------|-------|-------|------|--|
| V <sub>(ESD)</sub> Electrostatic discharge |                                                                                | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V     |      |  |
|                                            | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500                                                              | v     |       |      |  |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 7.3 Recommended Operating Conditions

at specified temperature range (unless otherwise noted)

|                 |                                      | MIN | NOM | MAX | UNIT |
|-----------------|--------------------------------------|-----|-----|-----|------|
| V <sub>DD</sub> | Supply voltage                       | 2   |     | 6   | V    |
| C <sub>IN</sub> | V <sub>DD</sub> bypass capacitor     |     | 0.1 |     | μF   |
| T <sub>A</sub>  | Operating free-air temperature range | -40 |     | 85  | °C   |

#### 7.4 Thermal Information

|                       |                                              | TLV          | /809         |      |
|-----------------------|----------------------------------------------|--------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DBV (SOT-23) | DBZ (SOT-23) | UNIT |
|                       |                                              | 3 PINS       | 3 PINS       |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 242.1        | 286.9        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 213.0        | 105.6        | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 123.4        | 124.4        | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 45.7         | 25.8         | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 130.9        | 107.9        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | —            | _            | °C/W |

(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, SPRA953.



## 7.5 Electrical Characteristics

#### at $T_A = -40^{\circ}$ C to +85°C (unless otherwise noted); typical values are at $T_A = 25^{\circ}$ C

|                                          | PARAMETER                                                                  |                                       | TEST CONDITIONS                                  | MIN                   | TYP  | MAX  | UNIT |  |
|------------------------------------------|----------------------------------------------------------------------------|---------------------------------------|--------------------------------------------------|-----------------------|------|------|------|--|
|                                          |                                                                            |                                       | $V_{DD}$ = 2.5 V to 6 V, $I_{OH}$ = -500 µA      | V <sub>DD</sub> – 0.2 |      |      |      |  |
| V <sub>OH</sub>                          | High-level output voltage                                                  |                                       | V <sub>DD</sub> = 3.3 V, I <sub>OH</sub> = -2 mA | V <sub>DD</sub> – 0.4 |      |      | V    |  |
|                                          |                                                                            |                                       | V <sub>DD</sub> = 6 V, I <sub>OH</sub> = -4 mA   | V <sub>DD</sub> - 0.4 |      |      |      |  |
|                                          |                                                                            |                                       | $V_{DD}$ = 2 V to 6 V, $I_{OH}$ = 500 $\mu$ A    |                       |      | 0.3  |      |  |
| V <sub>OL</sub> Low-level output voltage |                                                                            |                                       | V <sub>DD</sub> = 3.3 V, I <sub>OH</sub> = 2 mA  |                       |      | 0.4  | V    |  |
|                                          |                                                                            |                                       | V <sub>DD</sub> = 6 V, I <sub>OH</sub> = 4 mA    |                       |      | 0.4  |      |  |
|                                          | Power-up reset voltage <sup>(1)</sup>                                      |                                       | V <sub>DD</sub> ≥ 1.1 V, I <sub>OL</sub> = 50 µA |                       |      | 0.2  | V    |  |
|                                          | V <sub>IT</sub> - Negative-going input<br>threshold voltage <sup>(2)</sup> | TLV809J25                             |                                                  | 2.20                  | 2.25 | 2.30 |      |  |
| V                                        |                                                                            | TLV809L30                             |                                                  | 2.58                  | 2.64 | 2.70 | V    |  |
| VIT-                                     |                                                                            | hold voltage <sup>(2)</sup> TLV809K33 |                                                  | 2.87                  | 2.93 | 2.99 | v    |  |
|                                          |                                                                            | TLV809150                             |                                                  | 4.45                  | 4.55 | 4.65 |      |  |
|                                          |                                                                            | TLV809J25                             |                                                  |                       | 30   |      |      |  |
| V                                        | Liveteracia                                                                | TLV809L30                             | -                                                |                       | 35   |      | mV   |  |
| V <sub>hys</sub>                         | Hysteresis                                                                 | TLV809K33                             |                                                  |                       | 40   |      | IIIV |  |
|                                          |                                                                            | TLV809150                             |                                                  |                       | 60   |      |      |  |
|                                          | 0t                                                                         |                                       | V <sub>DD</sub> = 2 V, RESET is unconnected      |                       | 9    | 12   |      |  |
| I <sub>DD</sub>                          | DD Supply current                                                          |                                       | V <sub>DD</sub> = 6 V, RESET is unconnected      |                       | 20   | 25   | μA   |  |
| CI                                       | Input capacitance                                                          |                                       | $V_{I} = 0 V \text{ to } V_{DD}$                 |                       |      | pF   |      |  |

(1) The lowest supply voltage at which  $\overline{\text{RESET}}$  becomes active.  $t_{r, VDD} \ge 15 \text{ ms/V}$ .

(2) To ensure best stability of the threshold voltage, place a bypass capacitor ( 0.1-µF ceramic) near the supply pins.

#### 7.6 Timing Requirements

at  $T_A$  = 25°C,  $R_L$  = 1 MΩ, and  $C_L$  = 50 pF

|    |                            |                                                      | MIN | NOM | MAX | UNIT |
|----|----------------------------|------------------------------------------------------|-----|-----|-----|------|
| tw | Pulse duration at $V_{DD}$ | $V_{DD} = V_{IT-} + 0.2 V, V_{DD} = V_{IT-} - 0.2 V$ | 10  |     |     | μs   |

#### 7.7 Switching Characteristics

at  $T_A$  = 25°C,  $R_L$  = 1 M $\Omega$ , and  $C_L$  = 50 pF

|                  | PARAMETE                                              | R                              | TEST CONDITIONS                                      | MIN | TYP | MAX | UNIT |
|------------------|-------------------------------------------------------|--------------------------------|------------------------------------------------------|-----|-----|-----|------|
| t <sub>d</sub>   | Delay time                                            |                                | $V_{DD} \ge V_{IT-} + 0.2 V$ ; see Figure 7-1        | 120 | 200 | 280 | ms   |
| t <sub>PHL</sub> | Propagation (delay) time,<br>high-to-low-level output | V <sub>DD</sub> to RESET delay | $V_{IL} = V_{IT-} - 0.2 V, V_{IH} = V_{IT-} + 0.2 V$ |     | 10  |     | μs   |



# 7.8 Timing Diagrams



Figure 7-1. Timing Diagram

7



# 7.9 Typical Characteristics





# 8 Detailed Description

## 8.1 Overview

The TLV809 is a 3-pin voltage detector with fixed detection thresholds, an active-low push-pull  $\overline{\text{RESET}}$  output, and an internal timer to delay the  $\overline{\text{RESET}}$  signal when V<sub>DD</sub> rises above the threshold voltage.

### 8.2 Functional Block Diagram



## 8.3 Feature Description

#### 8.3.1 Supply Voltage Monitoring

The device actively monitors its supply voltage to ensure that the power supply is above a certain voltage threshold.

The device offers various fixed threshold options that are approximately 10% below several standard supply voltages (2.5 V, 3.0 V, 3.3 V, 5.0 V).

#### 8.3.2 RESET Output

The device has a RESET output to indicate the status of the input power supply.

RESET is an active low signal, asserting when  $V_{DD}$  is below the threshold voltage. When  $V_{DD}$  rises above  $V_{IT}$ , there is a delay time (t<sub>d</sub>) until RESET deasserts.

RESET is a push-pull output stage.

## 8.4 Device Functional Modes

When the input supply voltage is in its recommended operating range (2 V to 6 V), the device is in a normal operational mode. In normal operational mode the device monitors  $V_{DD}$  for undervoltage detection.

When the input supply is below its recommended operating range, the device is in shutdown mode and therefore tries to assert RESET.



# 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 9.1 Application Information

#### 9.1.1 V<sub>DD</sub> Transient Rejection

The device has built-in rejection of fast transients on the  $V_{DD}$  pin. The rejection of transients depends on both the duration and the amplitude of the transient. The amplitude of the transient is measured from the bottom of the transient to the negative threshold voltage of the device, as shown in Figure 9-1.



#### Figure 9-1. Voltage Transient Measurement

The device does not respond to transients that are fast duration and low amplitude or long duration and small amplitude. Transients meeting or longer than the  $t_w$  specified in the Section 7.6 section triggers a reset.

#### 9.1.2 Reset During Power-Up and Power-Down

The device output is valid when  $V_{DD}$  is greater than 1.1 V. When  $V_{DD}$  is less than 1.1 V, the output transistor turns off and becomes high impedance. The voltage on the RESET pin rises to the voltage level connected to the pullup resistor. Figure 9-2 shows a typical waveform for power-up.



Figure 9-2. Power-Up Response



# 9.2 Typical Application



Figure 9-3. Monitoring a 3.3-V Supply

#### 9.2.1 Design Requirements

The device must ensure that the supply voltage does not drop more than 15% below 3.3 V. If the supply voltage falls below 3.3 V - 15%, then the load must be disabled.

#### 9.2.2 Detailed Design Procedure

The TLV809K33 is selected to ensure that  $V_{DD}$  is greater than 2.87 V when the load is enabled.

#### 9.2.3 Application Curve



Figure 9-4. Low-Level Output Voltage vs Low-Level Output Current



# **10 Power Supply Recommendations**

Power the device with a low-impedance supply. A  $0.1-\mu F$  bypass capacitor from V<sub>DD</sub> to ground is recommended.

# 11 Layout

# 11.1 Layout Guidelines

Place the device near the load for the input power supply, with a low-impedance connection to the power supply pins of the load to sense the supply voltage.

## 11.2 Layout Example



Figure 11-1. Example Layout



# **12 Device and Documentation Support**

## **12.1 Documentation Support**

#### 12.1.1 Related Documentation

TLV803 Data Sheet, SBVS157

TLV810 Data Sheet, SBVS158

#### **12.2 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners.

#### 12.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 12.5 Glossary

**TI Glossary** This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TLV809I50DBVR    | ACTIVE        | SOT-23       | DBV                | 3    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | VTBI                    | Samples |
| TLV809I50DBVT    | ACTIVE        | SOT-23       | DBV                | 3    | 250            | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | VTBI                    | Samples |
| TLV809I50DBZR    | ACTIVE        | SOT-23       | DBZ                | 3    | 3000           | RoHS & Green    | NIPDAUAG   SN                        | Level-1-260C-UNLIM   | -40 to 85    | BCMV                    | Samples |
| TLV809I50DBZT    | ACTIVE        | SOT-23       | DBZ                | 3    | 250            | RoHS & Green    | NIPDAUAG   SN                        | Level-1-260C-UNLIM   | -40 to 85    | BCMV                    | Samples |
| TLV809J25DBVR    | ACTIVE        | SOT-23       | DBV                | 3    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | VTCI                    | Samples |
| TLV809J25DBVT    | ACTIVE        | SOT-23       | DBV                | 3    | 250            | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | VTCI                    | Samples |
| TLV809J25DBZR    | ACTIVE        | SOT-23       | DBZ                | 3    | 3000           | RoHS & Green    | NIPDAUAG   SN                        | Level-1-260C-UNLIM   | -40 to 85    | BCMT                    | Samples |
| TLV809J25DBZT    | ACTIVE        | SOT-23       | DBZ                | 3    | 250            | RoHS & Green    | NIPDAUAG   SN                        | Level-1-260C-UNLIM   | -40 to 85    | BCMT                    | Samples |
| TLV809K33DBVR    | ACTIVE        | SOT-23       | DBV                | 3    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | VTRI                    | Samples |
| TLV809K33DBVT    | ACTIVE        | SOT-23       | DBV                | 3    | 250            | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | VTRI                    | Samples |
| TLV809K33DBZR    | ACTIVE        | SOT-23       | DBZ                | 3    | 3000           | RoHS & Green    | NIPDAUAG   SN                        | Level-1-260C-UNLIM   | -40 to 85    | BCMX                    | Samples |
| TLV809K33DBZT    | ACTIVE        | SOT-23       | DBZ                | 3    | 250            | RoHS & Green    | NIPDAUAG   SN                        | Level-1-260C-UNLIM   | -40 to 85    | BCMX                    | Samples |
| TLV809L30DBVR    | ACTIVE        | SOT-23       | DBV                | 3    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | VTXI                    | Samples |
| TLV809L30DBVT    | ACTIVE        | SOT-23       | DBV                | 3    | 250            | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | VTXI                    | Samples |
| TLV809L30DBZR    | ACTIVE        | SOT-23       | DBZ                | 3    | 3000           | RoHS & Green    | NIPDAUAG   SN                        | Level-1-260C-UNLIM   | -40 to 85    | BCMZ                    | Samples |
| TLV809L30DBZT    | ACTIVE        | SOT-23       | DBZ                | 3    | 250            | RoHS & Green    | NIPDAUAG   SN                        | Level-1-260C-UNLIM   | -40 to 85    | BCMZ                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.



#### www.ti.com

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com

TEXAS

STRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device        | Package | Package | Pine | SPQ  | Reel     | Reel    | A0    | B0   | К0   | P1   | w    | Pin1     |
|---------------|---------|---------|------|------|----------|---------|-------|------|------|------|------|----------|
| Device        | Туре    | Drawing |      |      | Diameter |         | (mm)  | (mm) | (mm) | (mm) | (mm) | Quadrant |
|               |         | Ŭ       |      |      | (mm)     | W1 (mm) | · · / | , ,  | , ,  | , ,  | ,    |          |
| TLV809I50DBVR | SOT-23  | DBV     | 3    | 3000 | 180.0    | 9.0     | 3.3   | 3.2  | 1.47 | 4.0  | 8.0  | Q3       |
| TLV809I50DBVT | SOT-23  | DBV     | 3    | 250  | 180.0    | 9.0     | 3.3   | 3.2  | 1.47 | 4.0  | 8.0  | Q3       |
| TLV809I50DBZR | SOT-23  | DBZ     | 3    | 3000 | 178.0    | 9.0     | 3.15  | 2.77 | 1.22 | 4.0  | 8.0  | Q3       |
| TLV809I50DBZR | SOT-23  | DBZ     | 3    | 3000 | 179.0    | 8.4     | 3.15  | 2.95 | 1.22 | 4.0  | 8.0  | Q3       |
| TLV809I50DBZT | SOT-23  | DBZ     | 3    | 250  | 179.0    | 8.4     | 3.15  | 2.95 | 1.22 | 4.0  | 8.0  | Q3       |
| TLV809I50DBZT | SOT-23  | DBZ     | 3    | 250  | 178.0    | 9.0     | 3.15  | 2.77 | 1.22 | 4.0  | 8.0  | Q3       |
| TLV809J25DBVR | SOT-23  | DBV     | 3    | 3000 | 180.0    | 9.0     | 3.3   | 3.2  | 1.47 | 4.0  | 8.0  | Q3       |
| TLV809J25DBVT | SOT-23  | DBV     | 3    | 250  | 180.0    | 9.0     | 3.3   | 3.2  | 1.47 | 4.0  | 8.0  | Q3       |
| TLV809J25DBZR | SOT-23  | DBZ     | 3    | 3000 | 178.0    | 9.0     | 3.15  | 2.77 | 1.22 | 4.0  | 8.0  | Q3       |
| TLV809J25DBZR | SOT-23  | DBZ     | 3    | 3000 | 179.0    | 8.4     | 3.15  | 2.95 | 1.22 | 4.0  | 8.0  | Q3       |
| TLV809J25DBZT | SOT-23  | DBZ     | 3    | 250  | 179.0    | 8.4     | 3.15  | 2.95 | 1.22 | 4.0  | 8.0  | Q3       |
| TLV809K33DBVR | SOT-23  | DBV     | 3    | 3000 | 178.0    | 9.0     | 3.3   | 3.2  | 1.47 | 4.0  | 8.0  | Q3       |
| TLV809K33DBVT | SOT-23  | DBV     | 3    | 250  | 178.0    | 8.4     | 3.3   | 3.2  | 1.47 | 4.0  | 8.0  | Q3       |
| TLV809K33DBZR | SOT-23  | DBZ     | 3    | 3000 | 179.0    | 8.4     | 3.15  | 2.95 | 1.22 | 4.0  | 8.0  | Q3       |
| TLV809K33DBZR | SOT-23  | DBZ     | 3    | 3000 | 178.0    | 9.0     | 3.15  | 2.77 | 1.22 | 4.0  | 8.0  | Q3       |
| TLV809K33DBZT | SOT-23  | DBZ     | 3    | 250  | 178.0    | 9.0     | 3.15  | 2.77 | 1.22 | 4.0  | 8.0  | Q3       |

# PACKAGE MATERIALS INFORMATION



www.ti.com

3-Jun-2022

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV809K33DBZT | SOT-23          | DBZ                | 3 | 250  | 179.0                    | 8.4                      | 3.15       | 2.95       | 1.22       | 4.0        | 8.0       | Q3               |
| TLV809L30DBVR | SOT-23          | DBV                | 3 | 3000 | 180.0                    | 9.0                      | 3.3        | 3.2        | 1.47       | 4.0        | 8.0       | Q3               |
| TLV809L30DBVT | SOT-23          | DBV                | 3 | 250  | 180.0                    | 9.0                      | 3.3        | 3.2        | 1.47       | 4.0        | 8.0       | Q3               |
| TLV809L30DBZR | SOT-23          | DBZ                | 3 | 3000 | 179.0                    | 8.4                      | 3.15       | 2.95       | 1.22       | 4.0        | 8.0       | Q3               |
| TLV809L30DBZR | SOT-23          | DBZ                | 3 | 3000 | 178.0                    | 9.0                      | 3.15       | 2.77       | 1.22       | 4.0        | 8.0       | Q3               |
| TLV809L30DBZT | SOT-23          | DBZ                | 3 | 250  | 179.0                    | 8.4                      | 3.15       | 2.95       | 1.22       | 4.0        | 8.0       | Q3               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Jun-2022



| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV809I50DBVR | SOT-23       | DBV             | 3    | 3000 | 182.0       | 182.0      | 20.0        |
| TLV809I50DBVT | SOT-23       | DBV             | 3    | 250  | 182.0       | 182.0      | 20.0        |
| TLV809I50DBZR | SOT-23       | DBZ             | 3    | 3000 | 180.0       | 180.0      | 18.0        |
| TLV809I50DBZR | SOT-23       | DBZ             | 3    | 3000 | 200.0       | 183.0      | 25.0        |
| TLV809I50DBZT | SOT-23       | DBZ             | 3    | 250  | 203.0       | 203.0      | 35.0        |
| TLV809I50DBZT | SOT-23       | DBZ             | 3    | 250  | 180.0       | 180.0      | 18.0        |
| TLV809J25DBVR | SOT-23       | DBV             | 3    | 3000 | 182.0       | 182.0      | 20.0        |
| TLV809J25DBVT | SOT-23       | DBV             | 3    | 250  | 182.0       | 182.0      | 20.0        |
| TLV809J25DBZR | SOT-23       | DBZ             | 3    | 3000 | 180.0       | 180.0      | 18.0        |
| TLV809J25DBZR | SOT-23       | DBZ             | 3    | 3000 | 200.0       | 183.0      | 25.0        |
| TLV809J25DBZT | SOT-23       | DBZ             | 3    | 250  | 200.0       | 183.0      | 25.0        |
| TLV809K33DBVR | SOT-23       | DBV             | 3    | 3000 | 180.0       | 180.0      | 18.0        |
| TLV809K33DBVT | SOT-23       | DBV             | 3    | 250  | 180.0       | 180.0      | 18.0        |
| TLV809K33DBZR | SOT-23       | DBZ             | 3    | 3000 | 203.0       | 203.0      | 35.0        |
| TLV809K33DBZR | SOT-23       | DBZ             | 3    | 3000 | 180.0       | 180.0      | 18.0        |
| TLV809K33DBZT | SOT-23       | DBZ             | 3    | 250  | 180.0       | 180.0      | 18.0        |
| TLV809K33DBZT | SOT-23       | DBZ             | 3    | 250  | 203.0       | 203.0      | 35.0        |
| TLV809L30DBVR | SOT-23       | DBV             | 3    | 3000 | 182.0       | 182.0      | 20.0        |





www.ti.com

3-Jun-2022

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV809L30DBVT | SOT-23       | DBV             | 3    | 250  | 182.0       | 182.0      | 20.0        |
| TLV809L30DBZR | SOT-23       | DBZ             | 3    | 3000 | 200.0       | 183.0      | 25.0        |
| TLV809L30DBZR | SOT-23       | DBZ             | 3    | 3000 | 180.0       | 180.0      | 18.0        |
| TLV809L30DBZT | SOT-23       | DBZ             | 3    | 250  | 203.0       | 203.0      | 35.0        |

# **DBV0003A**



# **PACKAGE OUTLINE**

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Refernce JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.



# DBV0003A

# **EXAMPLE BOARD LAYOUT**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DBV0003A

# **EXAMPLE STENCIL DESIGN**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



# DBZ 3

# **GENERIC PACKAGE VIEW**

# SOT-23 - 1.12 mm max height SMALL OUTLINE TRANSISTOR



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4203227/C

# **DBZ0003A**



# **PACKAGE OUTLINE**

# SOT-23 - 1.12 mm max height

SMALL OUTLINE TRANSISTOR



All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
 This drawing is subject to change without notice.
 Reference JEDEC registration TO-236, except minimum foot length.



# **DBZ0003A**

# **EXAMPLE BOARD LAYOUT**

# SOT-23 - 1.12 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DBZ0003A

# **EXAMPLE STENCIL DESIGN**

# SOT-23 - 1.12 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

7. Board assembly site may have different recommendations for stencil design.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated