

Sample &

Buy



**TPS3808-EP** 

SBVS103D - APRIL 2008 - REVISED DECEMBER 2014

Support &

Community

29

# **TPS3808-EP Low Quiescent Current, Programmable Delay Supervisory Circuit**

Technical

Documents

#### 1 Features

- **Controlled Baseline** 
  - One Assembly Site
  - One Test Site
  - **One Fabrication Site**
- Extended Temperature Performance of -55°C to 125°C
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- **Enhanced Product-Change Notification**
- Qualification Pedigree (1)
- Power-On Reset Generator With Adjustable Delay Time: 1.25 ms to 10 s
- Very Low Quiescent Current: 2.4 µA Typical
- High Threshold Accuracy: 0.5% Typical
- Fixed Threshold Voltages for Standard Voltage Rails From 0.9 V to 5 V and Adjustable Voltage Down to 0.4 V Are Available
- Manual Reset (MR) Input
- **Open-Drain RESET Output**
- Temperature Range: -55°C to 125°C
- Small SOT-23 Package
- (1) Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.

## 2 Applications

Tools &

Software

- **DSP** or Microcontroller Applications
- Notebook/Desktop Computers
- PDAs and Hand-Held Products •
- Portable and Battery Powered Products
- FPGA and ASIC Applications

#### Description 3

The TPS3808xxx family of microprocessor supervisory circuits monitors system voltages from 0.4 V to 5.0 V, asserting an open-drain RESET signal when the SENSE voltage drops below a preset threshold or when the manual reset (MR) pin drops to a logic low. The RESET output remains low for the user-adjustable delay time after the SENSE voltage and manual reset (MR) return above the respective thresholds.

The TPS3808 uses a precision reference to achieve 0.5% threshold accuracy for  $V_{IT} \leq 3.3$  V. The reset delay time can be set to 20 ms by disconnecting the  $C_T$  pin, 300 ms by connecting the  $C_T$  pin to  $V_{DD}$  using a resistor, or can be user-adjusted between 1.25 ms and 10 s by connecting the  $C_T$  pin to an external capacitor. The TPS3808 has a very low typical quiescent current of 2.4 µA, so it is well-suited to battery-powered applications. It is available in a small SOT-23 package, and is fully specified over a temperature range of -55°C to +125°C (T<sub>1</sub>).

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE | BODY SIZE (NOM)   |  |  |  |
|-------------|---------|-------------------|--|--|--|
| TPS3808-EP  | SOT (6) | 2.90 mm x 1.60 mm |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.



## Typical Application Circuit



# Table of Contents

| 1 | Features 1     |                                    |  |  |  |  |  |  |
|---|----------------|------------------------------------|--|--|--|--|--|--|
| 2 | Applications 1 |                                    |  |  |  |  |  |  |
| 3 | Des            | cription1                          |  |  |  |  |  |  |
| 4 | Rev            | ision History 2                    |  |  |  |  |  |  |
| 5 | Pin            | Configuration and Functions        |  |  |  |  |  |  |
| 6 | Spe            | cifications 4                      |  |  |  |  |  |  |
|   | 6.1            | Absolute Maximum Ratings 4         |  |  |  |  |  |  |
|   | 6.2            | ESD Ratings 4                      |  |  |  |  |  |  |
|   | 6.3            | Recommended Operating Conditions 4 |  |  |  |  |  |  |
|   | 6.4            | Thermal Information 4              |  |  |  |  |  |  |
|   | 6.5            | Electrical Characteristics 5       |  |  |  |  |  |  |
|   | 6.6            | Switching Characteristics 5        |  |  |  |  |  |  |
|   | 6.7            | Typical Characteristics 7          |  |  |  |  |  |  |
| 7 | Deta           | ailed Description                  |  |  |  |  |  |  |
|   | 7.1            | Overview                           |  |  |  |  |  |  |
|   |                |                                    |  |  |  |  |  |  |

|    | 7.2  | Functional Block Diagrams         | 9  |
|----|------|-----------------------------------|----|
|    | 7.3  | Feature Description               | 9  |
|    | 7.4  | Device Functional Modes           | 9  |
| 8  | Арр  | lication and Implementation       | 10 |
|    | 8.1  | Application Information           | 10 |
|    | 8.2  | Typical Application               |    |
| 9  | Pow  | er Supply Recommendations         | 15 |
| 10 | Lay  | out                               | 15 |
|    | 10.1 | Layout Guidelines                 | 15 |
|    | 10.2 | Layout Example                    | 15 |
| 11 | Dev  | ice and Documentation Support     | 16 |
|    | 11.1 | Trademarks                        | 16 |
|    | 11.2 | Electrostatic Discharge Caution   | 16 |
|    | 11.3 | Glossary                          | 16 |
| 12 | Mec  | hanical, Packaging, and Orderable |    |
|    |      | rmation                           | 16 |
|    |      |                                   |    |

# 4 Revision History

## Changes from Revision C (September 2008) to Revision D

 Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section

## Texas Instruments

www.ti.com

Page



### TPS3808-EP SBVS103D – APRIL 2008 – REVISED DECEMBER 2014

# 5 Pin Configuration and Functions



### **Pin Functions**

| I               | PIN I/O |    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|-----------------|---------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME            | NO.     | 20 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| RESET           | 1       | Ο  | RESET is an open-drain output that is driven to a low impedance state when RESET is asserted (either the SENSE input is lower than the threshold voltage (V <sub>IT</sub> ) or the MR pin is set to a logic low). RESET remains low (asserted) for the reset period after both SENSE is above V <sub>IT</sub> and MR is set to a logic high. A pullup resistor from 10 kΩ to 1 MΩ should be used on this pin, and allows the reset pin to attain voltages higher than V <sub>DD</sub> . |  |  |  |
| GND             | 2       | _  | round                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| MR              | 3       | Ι  | Driving the manual reset pin ( $\overline{MR}$ ) low asserts $\overline{RESET}$ . $\overline{MR}$ is internally tied to V <sub>DD</sub> by a 90k $\Omega$ pullup esistor.                                                                                                                                                                                                                                                                                                               |  |  |  |
| CT              | 4       | Ι  | Reset period programming pin. Connecting this pin to $V_{DD}$ through a 40-k $\Omega$ to 200-k $\Omega$ resistor or leaving it open results in fixed delay times (see <i>Switching Characteristics</i> ). Connecting this pin to a ground referenced capacitor $\geq$ 100 pF gives a user-programmable delay time. See the <i>Selecting the Reset Delay Time</i> section for more information.                                                                                          |  |  |  |
| SENSE           | 5       | Ι  | This pin is connected to the voltage to be monitored. If the voltage at this terminal drops below the threshold voltage $V_{\text{IT}}$ , then RESET is asserted.                                                                                                                                                                                                                                                                                                                       |  |  |  |
| V <sub>DD</sub> | 6       | I  | Supply voltage. It is good analog design practice to place a $0.1-\mu F$ ceramic capacitor close to this pin.                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |

TEXAS INSTRUMENTS

www.ti.com

## 6 Specifications

## 6.1 Absolute Maximum Ratings

Over operating junction temperature range, unless otherwise noted.<sup>(1)</sup>

|                                                                          | MIN  | MAX                   | UNIT |
|--------------------------------------------------------------------------|------|-----------------------|------|
| Input voltage, V <sub>DD</sub>                                           | -0.3 | 7.0                   |      |
| C <sub>T</sub> voltage, V <sub>CT</sub>                                  | -0.3 | V <sub>DD</sub> + 0.3 | V    |
| Other voltage: V <sub>RESET</sub> , V <sub>MR</sub> , V <sub>SENSE</sub> | -0.3 | 7                     |      |
| RESET pin current                                                        |      | 5                     | mA   |
| Operating junction temperature, T <sub>J</sub> <sup>(2)</sup>            | -55  | 150                   | *    |
| Storage temperature, T <sub>stg</sub>                                    | -65  | 150                   | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) As a result of the low dissipated power in this device, it is assumed that  $T_J = T_A$ .

### 6.2 ESD Ratings

|                    |                         |                                                                                   | VALUE | UNIT |
|--------------------|-------------------------|-----------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>       | ±3000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all $pins^{(2)}$ | ±1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                        |                                                           | MIN | NOM MAX | UNIT |
|------------------------|-----------------------------------------------------------|-----|---------|------|
| V <sub>DD</sub>        | Input supply range                                        | 1.7 | 6.5     | V    |
| Power-up reset voltage | $V_{OL}$ (max) = 0.2 V, I $\overline{RESET}$ = 15 $\mu$ A |     | 0.8     | V    |

## 6.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>                | DBV    | UNIT |
|-----------------------|----------------------------------------------|--------|------|
|                       |                                              | 6 PINS |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 180.9  |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 117.8  |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 27.8   | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 1.12   |      |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 27.3   |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



## 6.5 Electrical Characteristics

 $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 6.5 \text{ V}, \text{ R}_{\text{LRESET}} = 100 \text{ k}\Omega, \text{ C}_{\text{LRESET}} = 50 \text{ pF}, \text{ over operating temperature range } (T_{\text{J}} = -55^{\circ}\text{C to } +125^{\circ}\text{C}), \text{ unless otherwise noted. Typical values are at } T_{\text{J}} = +25^{\circ}\text{C}.$ 

|                                                                   | PARAMET                                 | ER                                                                                               | TEST CONDITIONS                                                                                   | MIN                 | TYP   | MAX                 | UNIT            |
|-------------------------------------------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|---------------------|-------|---------------------|-----------------|
| $V_{DD}$                                                          | Input supply range                      |                                                                                                  |                                                                                                   | 1.7                 |       | 6.5                 | V               |
| I <sub>DD</sub> Supply current (current into V <sub>DD</sub> pin) |                                         | into V nin)                                                                                      | $\frac{V_{DD}}{MR} = 3.3 \text{ V}, \overline{RESET}$ not asserted MR, RESET, C <sub>T</sub> open |                     | 2.4   | 5.0                 |                 |
|                                                                   |                                         | $V_{DD} = 6.5 \text{ V}, \overline{\text{RESET}}$ not asserted<br>MR, RESET, C <sub>T</sub> open |                                                                                                   | 2.7                 | 6.0   | μA                  |                 |
| V                                                                 | Low-level output voltac                 |                                                                                                  | $1.3~\text{V} \leq \text{V}_\text{DD} < 1.8~\text{V},~\text{I}_\text{OL} = 0.4~\text{mA}$         |                     |       | 0.3                 |                 |
| V <sub>OL</sub>                                                   |                                         | je                                                                                               | 1.8 V $\leq$ V <sub>DD</sub> $\leq$ 6.5 V, I <sub>OL</sub> = 1.0 mA                               |                     |       | 0.4                 | V               |
|                                                                   | Power-up reset voltage                  | <b>;</b> (1)                                                                                     | $V_{OL}$ (max) = 0.2 V, I $\overline{RESET}$ = 15 $\mu$ A                                         |                     |       | 0.8                 |                 |
|                                                                   |                                         | TPS3808G01                                                                                       |                                                                                                   | -2.0%               | ±1.0% | +2.0%               |                 |
| V <sub>IT</sub>                                                   | Negative-going input threshold accuracy | V <sub>IT</sub> ≤ 3.3 V                                                                          |                                                                                                   | -1.7%               | ±0.5% | +1.7%               |                 |
|                                                                   |                                         | 3.3 V < V <sub>IT</sub> ≤ 5.0 V                                                                  |                                                                                                   | -2.0%               | ±1.0% | +2.0%               |                 |
| ¥.                                                                |                                         | TPS3808G01                                                                                       |                                                                                                   |                     | 1.5%  | 3.0%                | V <sub>IT</sub> |
| V <sub>HYS</sub>                                                  | Hysteresis on V <sub>IT</sub> pin       | Fixed versions                                                                                   |                                                                                                   |                     | 1.0%  | 2.5%                |                 |
| R MR                                                              | MR Internal pullup resi                 | stance                                                                                           |                                                                                                   | 70                  | 90    |                     | kΩ              |
|                                                                   | Input current at                        | TPS3808G01                                                                                       | $V_{SENSE} = V_{IT}$                                                                              | -25                 |       | 25                  | nA              |
| ISENSE                                                            | SENSE pin                               | Fixed versions                                                                                   | $V_{SENSE} = 6.5 V$                                                                               |                     | 1.7   |                     | μA              |
| I <sub>OH</sub>                                                   | RESET leakage currer                    | it                                                                                               | $V_{\overline{RESET}} = 6.5 V, \overline{RESET}$ not asserted                                     |                     |       | 300                 | nA              |
| 0                                                                 | Input capacitance,                      | C <sub>T</sub> pin                                                                               | $V_{IN} = 0 V \text{ to } V_{DD}$                                                                 |                     | 5     |                     |                 |
| C <sub>IN</sub>                                                   | any pin                                 | Other pins                                                                                       | V <sub>IN</sub> = 0 V to 6.5 V                                                                    |                     | 5     |                     | pF              |
| VIL                                                               | MR logic low input                      | 1                                                                                                |                                                                                                   | 0                   |       | 0.3 V <sub>DD</sub> | .,              |
| V <sub>IH</sub>                                                   | MR logic high input                     |                                                                                                  |                                                                                                   | 0.7 V <sub>DD</sub> |       | V <sub>DD</sub>     | V               |
| $\theta_{JA}$                                                     | Thermal resistance, jui                 | nction-to-ambient                                                                                |                                                                                                   |                     | 290   |                     | °C/W            |

(1) The lowest supply voltage (V<sub>DD</sub>) at which  $\overline{\text{RESET}}$  becomes active.  $T_{\text{rise(VDD)}} \ge 15 \,\mu\text{s/V}$ .

## 6.6 Switching Characteristics

 $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 6.5 \text{ V}, \text{ R}_{\text{LRESET}} = 100 \text{ k}\Omega, \text{ C}_{\text{LRESET}} = 50 \text{ pF}, \text{ over operating temperature range } (\text{T}_{\text{J}} = -55^{\circ}\text{C to } +125^{\circ}\text{C}), \text{ unless otherwise noted. Typical values are at } \text{T}_{\text{J}} = +25^{\circ}\text{C}.$ 

|                  | PARAMETE                      | R                                            | TEST CONDITIONS                                     | MIN  | TYP       | MAX | UNIT |
|------------------|-------------------------------|----------------------------------------------|-----------------------------------------------------|------|-----------|-----|------|
|                  | SENSE                         | $V_{IH} = 1.05 V_{IT}, V_{IL} = 0.95 V_{IT}$ |                                                     | 20   |           |     |      |
| t <sub>w</sub>   | Input pulse width to RESET    | MR                                           | $V_{IH} = 0.7 V_{DD}, V_{IL} = 0.3 V_{DD}$          |      | 0.00<br>1 |     | μs   |
|                  |                               | C <sub>T</sub> = Open                        |                                                     | 12   | 20        | 29  |      |
| +                | RESET delay time              | $C_T = V_{DD}$                               | See Timing Diagram                                  | 180  | 300       | 440 | ms   |
| t <sub>d</sub>   |                               | C <sub>T</sub> = 100 pF                      |                                                     | 0.75 | 1.25      | 1.8 |      |
|                  |                               | C <sub>T</sub> = 180 nF                      |                                                     | 0.7  | 1.2       | 1.8 | S    |
|                  | Propagation delay             | MR to RESET                                  | $V_{IH}=0.7~V_{DD},~V_{IL}=0.3~V_{DD}$              |      | 150       |     | ns   |
| t <sub>pHL</sub> | High-to-low level RESET delay | SENSE to RESET                               | $V_{IH}$ = 1.05 $V_{IT}$ , $V_{IL}$ = 0.95 $V_{IT}$ |      | 20        |     | μs   |





Figure 1. TPS3808 Timing Diagram Showing MR and SENSE Reset Timing

| Table 1. T | ruth | Table |
|------------|------|-------|
|------------|------|-------|

| MR | SENSE > V <sub>IT</sub> | RESET |
|----|-------------------------|-------|
| L  | 0                       | L     |
| L  | 1                       | L     |
| Н  | 0                       | L     |
| Н  | 1                       | Н     |



## 6.7 Typical Characteristics

At  $T_J$  = +25°C,  $V_{DD}$  = 3.3 V,  $R_{LRESET}$  = 100k $\Omega$ , and  $C_{LRESET}$  = 50pF, unless otherwise noted.



TPS3808-EP SBVS103D – APRIL 2008–REVISED DECEMBER 2014

www.ti.com

**STRUMENTS** 

EXAS

# **Typical Characteristics (continued)**



At T<sub>J</sub> = +25°C, V<sub>DD</sub> = 3.3 V, R<sub>LRESET</sub> = 100k $\Omega$ , and C<sub>LRESET</sub> = 50pF, unless otherwise noted.



## 7 Detailed Description

## 7.1 Overview

The TPS3808 microprocessor supervisory product family is designed to assert a  $\overrightarrow{\text{RESET}}$  signal when either the SENSE pin voltage drops below V<sub>IT</sub> or the manual reset (<u>MR</u>) is driven low. The RESET output remains asserted for a user-adjustable time after both the manual reset (MR) and SENSE voltages return above the respective thresholds.

## 7.2 Functional Block Diagrams



## 7.3 Feature Description

A broad range of voltage threshold and reset delay time adjustments are available for the TPS3808 device, allowing these devices to be used in a wide array of applications. Reset threshold voltages can be factory-set from 0.82 V to 3.3 V or from 4.4 V to 5.0 V, while the TPS3808G01 can be set to any voltage above 0.405 V using an external resistor divider. Two preset delay times are also user-selectable: connecting the  $C_T$  pin to  $V_{DD}$  results in a 300 ms reset delay, while leaving the  $C_T$  pin open yields a 20-ms reset delay. In addition, connecting a capacitor between  $C_T$  and GND allows the designer to select any reset delay period from 1.25 ms to 10 s.

## 7.4 Device Functional Modes

The TPS3808 has two functional modes:

- MR high: in this mode, RESET is high or low depending on the value of the SENSE pin relative to V<sub>IT</sub>.
- MR low: in this mode, RESET is held low regardeess of the value of the SENSE pin.

**TPS3808-EP** 

SBVS103D - APRIL 2008 - REVISED DECEMBER 2014



## 8 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The following sections describe in detail how to properly use this device depending on the requirements of the final application.

### 8.1.1 SENSE Input

The SENSE input provides a terminal at which any system voltage can be monitored. If the voltage on this pin drops below  $V_{IT}$ , then RESET is asserted. The comparator has a built-in hysteresis to ensure smooth RESET assertions and de-assertions. It is good analog design practice to put a 1-nF to 10-nF bypass capacitor on the SENSE input to reduce sensitivity to transients and layout parasitics.

The TPS3808 device is relatively immune to short negative transients on the SENSE pin. Sensitivity to transients is dependent on threshold overdrive, as shown in the *Maximum Transient Duration at Sense vs Sense Threshold Overdrive Voltage* graph (Figure 5) in *Typical Characteristics*.

The TPS3808G01 can be used to monitor any voltage rail down to 0.405 V using the circuit shown in Figure 9.



Figure 9. Using the TPS3808G01 to Monitor a User-Defined Threshold Voltage

### 8.1.2 Selecting the RESET Delay Time

The TPS3808 has three options for setting the RESET delay time as shown in Figure 10. Figure 10a shows the configuration for a fixed 300-ms typical delay time by tying  $C_T$  to  $V_{DD}$ ; a resistor from 40 k $\Omega$  to 200 k $\Omega$  must be used. Supply current is not affected by the choice of resistor. Figure 10b shows a fixed 20-ms delay time by leaving the  $C_T$  pin open. Figure 10c shows a ground referenced capacitor connected to  $C_T$  for a user-defined program time between 1.25 ms and 10 s.



## **Application Information (continued)**



Figure 10. Configuration Used to Set the RESET Delay Time

The capacitor  $C_T$  should be  $\geq$  100 pF nominal value in order for the TPS3808xxx to recognize that the capacitor is present. The capacitor value for a given delay time can be calculated using Equation 1.

$$C_{T}$$
 (nF) =  $[t_{D} (s) - 0.5 \times 10^{-3} (s)] \times 175$ 

(1)

The reset delay time is determined by the time it takes an on-chip precision 220-nA current source to charge the external capacitor to 1.23 V. When a RESET is asserted the capacitor is discharged. When the RESET conditions are cleared, the internal current source is enabled and begins to charge the external capacitor. When the voltage on this capacitor reaches 1.23 V, RESET is deasserted. Note that a low-leakage type capacitor such as a ceramic should be used, and that stray capacitance around this pin may cause errors in the reset delay time.

## 8.1.3 Manual RESET(MR) Input

<u>The</u> manual reset (MR) input allows a processor or other logic circuits to initiate a reset. A logic low  $(0.3 V_{DD})$  on MR causes RESET to assert. After MR returns to a logic high and SENSE is above its reset threshold, RESET is de-asserted after the user defined reset delay expires. Note that MR is internally tied to V<sub>DD</sub> using a 90-k $\Omega$  resistor so this pin can be left unconnected if MR will not be used.

See Figure 11 for how  $\overline{\text{MR}}$  can be used to monitor multiple system voltages. Note that if the logic signal driving  $\overline{\text{MR}}$  does not go fully to  $V_{\text{DD}}$ , there will be some additional current draw into  $V_{\text{DD}}$  as a result of the internal pullup resistor on  $\overline{\text{MR}}$ . To minimize current draw, a logic-level FET can be used as illustrated in Figure 12.



Figure 11. Using MR to Monitor Multiple System Voltages



## **Application Information (continued)**



## Figure 12. Using an External MOSFET to Minimize I<sub>DD</sub> When MR Signal Does Not Go to V<sub>DD</sub>

### 8.1.4 RESET Output

RESET remains high (unasserted) as long as <u>SENSE</u> is above <u>its threshold</u> ( $V_{IT}$ ) and the manual reset (MR) is logic high. If either SENSE falls below  $V_{IT}$  or MR is driven low, RESET is asserted, driving the RESET pin to a low impedance.

Once  $\overline{\text{MR}}$  is again logic high and SENSE is above  $V_{\text{IT}} + V_{\text{HYS}}$  (the threshold hysteresis), a delay circuit is enabled which holds RESET low for a specified reset delay period. Once the reset delay has expired, the RESET pin goes to a high impedance state. The pullup resistor from the open-drain RESET to the supply line can be used to allow the reset signal for the microprocessor to have a voltage higher than  $V_{\text{DD}}$  (up to 6.5 V). The pullup resistor should be no smaller than 10 k $\Omega$  as a result of the finite impedance of the RESET line.



## 8.2 Typical Application

<u>A typical application of the TPS3808G33 used with a 3.3 V processor is shown in Figure 13.</u> The open-drain RESET output is typically connected to the RESET input of a microprocessor. A pullup resistor must be used to hold this line high when RESET is not asserted. The RESET output is undefined for voltage below 0.8 V, but this is normally not a problem since most microprocessors do not function below this voltage.



Figure 13. Typical Application of the TPS3808 with a 3.3 V Processor

## 8.2.1 Design Requirements

The TPS3808 is intended to drive the  $\overline{\text{RESET}}$  input of a microprocessor. The  $\overline{\text{RESET}}$  pin is pulled high with a 1 M $\Omega$  resistor and the reset delay time is controlled by C<sub>T</sub> depending on the reset requirement times of the microprocessor. In this case, C<sub>T</sub> is left open for a typical reset delay time of 20 ms.

### 8.2.2 Detailed Design Procedure

The main constraint for this application is the reset delay time. In this case, since  $C_T$  is open, it is set to 20 ms. A 0.1  $\mu$ F de<u>coupling</u> capacitor is connected to the V<sub>DD</sub>pin and a 1 M $\Omega$  resistor is used to pull-up the RESET pin high. The MR pin can be connected to an external signal if desired.



# **Typical Application (continued)**

## 8.2.3 Application Curve



Figure 14. Maximum Transient Duration at Sense vs Sense Threshold Overdrive Voltage



## 9 Power Supply Recommendations

These devices are designed to operate from an input supply with a voltage range between 1.7 and 6.5 V. Use a low-impedance power supply to eliminate inaccuracies caused by the current during the voltage reference refresh.

## 10 Layout

### 10.1 Layout Guidelines

Make sure the connection to the  $V_{DD}$  pin is low impedance. Place a 0.1- $\mu$ F ceramic capacitor near the  $V_{DD}$  pin.

## **10.2 Layout Example**

The layout example in Figure 15 shows how the TPS3808 is laid out on a PCB for a 20 ms delay.



VIAS USED TO CONNECT PINS FOR APPLICATION SPECIFIC CONNECTIONS
Figure 15. Layout Example for a 20 ms Delay

TEXAS INSTRUMENTS

www.ti.com

# **11** Device and Documentation Support

## 11.1 Trademarks

All trademarks are the property of their respective owners.

## **11.2 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**

| Orderable Device  | Status | Package Type | •       | Pins | •    |              | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|-------------------|--------|--------------|---------|------|------|--------------|---------------|--------------------|--------------|----------------|---------|
|                   | (1)    |              | Drawing |      | Qty  | (2)          | Ball material | (3)                |              | (4/5)          |         |
| TPS3808G01MDBVTEP | ACTIVE | SOT-23       | DBV     | 6    | 250  | RoHS & Green |               | Level-1-260C-UNLIM | -55 to 125   | NXS            | Samples |
| TPS3808G33MDBVREP | ACTIVE | SOT-23       | DBV     | 6    | 3000 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | СНК            | Samples |
| V62/08607-01XE    | ACTIVE | SOT-23       | DBV     | 6    | 250  | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | NXS            | Samples |
| V62/08607-09XE    | ACTIVE | SOT-23       | DBV     | 6    | 3000 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | СНК            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# PACKAGE OPTION ADDENDUM

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS3808-EP :

Catalog: TPS3808

• Automotive: TPS3808-Q1

#### NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS3808G01MDBVTEP           | SOT-23          | DBV                | 6 | 250  | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3808G33MDBVREP           | SOT-23          | DBV                | 6 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Jan-2021



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS3808G01MDBVTEP | SOT-23       | DBV             | 6    | 250  | 200.0       | 183.0      | 25.0        |
| TPS3808G33MDBVREP | SOT-23       | DBV             | 6    | 3000 | 200.0       | 183.0      | 25.0        |

# **DBV0006A**



# **PACKAGE OUTLINE**

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.

- 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. 5. Refernce JEDEC MO-178.



# **DBV0006A**

# **EXAMPLE BOARD LAYOUT**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **DBV0006A**

# **EXAMPLE STENCIL DESIGN**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated