



Sample &

Buy



TPS650240, TPS650241, TPS650242 TPS650243, TPS650244, TPS650245

SLVS774C-JUNE 2007-REVISED JANUARY 2016

# **TPS65024x Power Management ICs for Li-Ion Powered Systems**

#### 1 Features

Texas

INSTRUMENTS

- 1.6-A, 1.0-A, or 0.8-A, 97% Efficient Step-Down Converter for System Voltage (VDCDC1)
  - 3.3 V or 2.80 V or Adjustable
- 1.6-A, 1.0-A, or 0.8-A, up to 95% Efficient Step-Down Converter for Memory Voltage (VDCDC2)
  - 1.8 V or 2.5 V or Adjustable
- 0.8-A, 90% Efficient Step-Down Converter for Processor Core (VDCDC3)
- Two Selectable Voltages for VDCDC3
  - TPS650240:
    - DEFDCDC3 = LOW:  $V_0 = 1.0 V$
    - DEFDCDC3 = HIGH: V<sub>O</sub> = 1.3 V
  - TPS650241:
    - DEFDCDC3 = LOW:  $V_0 = 0.9 V$
    - DEFDCDC3 = HIGH: Vo= 1.375 V \_
  - TPS650242:
    - DEFDCDC3 = LOW:  $V_0 = 1.0 V$
    - DEFDCDC3 = HIGH:  $V_0 = 1.5 V$ \_
    - TPS650243:
      - DEFDCDC3 = LOW:  $V_0$  = 1.0 V
      - DEFDCDC3 = HIGH: V<sub>O</sub> = 1.2 V \_
  - TPS650244:
    - DEFDCDC3 = LOW: V<sub>O</sub> = 1.55 V
    - DEFDCDC3 = HIGH: V<sub>O</sub> = 1.6 V
  - TPS650245:
    - DEFDCDC3 = LOW:  $V_0 = 0.9 V$
    - DEFDCDC3 = HIGH: V<sub>O</sub> = 1.1 V
- 30-mA LDO for Vdd alive
- 2 x 200-mA General-Purpose LDOs (LDO1 and LDO2)
- Dynamic Voltage Management for Processor Core
- LDO1 and LDO2 Voltage Externally Adjustable
- Separate Enable Pins for Inductive Converters
- 2.25-MHz Switching Frequency
- 85-µA Quiescent Current
- Thermal Shutdown Protection

# 2 Applications

Tools &

- Split-Supply DSP and µP Solutions, ARM-Based Processors, and so on
- Cellular and Smart Phones
- GPS .
- **Digital Cameras** •
- PDA

# 3 Description

The TPS65024x devices are integrated power management ICs for applications powered by one Li-Ion or Li-Polymer cell, which require multiple power rails. The TPS65024x provide three highly efficient, step-down converters targeted at providing the core voltage, peripheral, I/O, and memory rails in a processor-based system. All three step-down converters enter a low power mode at light load for maximum efficiency across the widest possible range of load currents. The converters can be forced into fixed-frequency PWM mode by pulling the MODE pin high.

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TPS65024x   | VQFN (32) | 5.00 mm × 5.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Functional Block Diagram





## TPS650240, TPS650241, TPS650242 TPS650243, TPS650244, TPS650245

SLVS774C -JUNE 2007-REVISED JANUARY 2016

# **Table of Contents**

| 1 | Fea  | tures 1                                                        |
|---|------|----------------------------------------------------------------|
| 2 | Арр  | lications 1                                                    |
| 3 | Des  | cription1                                                      |
| 4 | Rev  | ision History 2                                                |
| 5 | Des  | cription (continued) 3                                         |
| 6 | Volt | age Options 3                                                  |
| 7 | Pin  | Configuration and Functions 4                                  |
| 8 | Spe  | cifications                                                    |
|   | 8.1  | Absolute Maximum Ratings 6                                     |
|   | 8.2  | ESD Ratings 6                                                  |
|   | 8.3  | Recommended Operating Conditions 6                             |
|   | 8.4  | Thermal Information 7                                          |
|   | 8.5  | Electrical Characteristics: Control Signals and Supply<br>Pins |
|   | 8.6  | Electrical Characteristics: VDCDC1 Step-Down<br>Converter      |
|   | 8.7  | Electrical Characteristics: VDCDC2 Step-Down<br>Converter      |
|   | 8.8  | Electrical Characteristics: VDCDC3 Step-Down<br>Converter      |

8.9 Electrical Characteristics: General...... 11

|    | 8.10 | Typical Characteristics           | 12 |
|----|------|-----------------------------------|----|
| 9  | Deta | iled Description                  | 16 |
|    | 9.1  | Overview                          |    |
|    | 9.2  | Functional Block Diagram          | 17 |
|    | 9.3  | Feature Description               | 18 |
|    | 9.4  | Device Functional Modes           | 19 |
| 10 | Арр  | lication and Implementation       | 21 |
|    | 10.1 | Application Information           | 21 |
|    | 10.2 | Typical Applications              |    |
| 11 | Pow  | ver Supply Recommendations        | 27 |
| 12 | Lay  | out                               | 28 |
|    | -    | Layout Guidelines                 |    |
|    | 12.2 | Layout Example                    | 28 |
| 13 |      | ice and Documentation Support     |    |
|    | 13.1 | Related Links                     |    |
|    | 13.2 | Community Resources               | 29 |
|    | 13.3 | Trademarks                        | 29 |
|    | 13.4 | Electrostatic Discharge Caution   | 29 |
|    | 13.5 | -                                 |    |
| 14 | Mec  | hanical, Packaging, and Orderable |    |
|    |      | rmation                           | 29 |

# **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Revision B (July 2009) to Revision C

Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and 

| C | Changes from Revision A (December 2007) to Revision B Pag       |    |  |  |  |  |
|---|-----------------------------------------------------------------|----|--|--|--|--|
| • | Changed LDO1 output voltage range max value from VinLDO to 3.3V | 11 |  |  |  |  |
| ٠ | Changed LDO2 output voltage range max value from VinLDO to 3.3V | 11 |  |  |  |  |

2

Page



www.ti.com



3

#### www.ti.com

## **5** Description (continued)

The TPS65024x also integrates two general-purpose 200-mA LDO voltage regulators, which are enabled with an external input pin. Each LDO operates with an input voltage range between 1.5 V and 6.5 V, allowing them to be supplied from one of the step-down converters or directly from the battery. The output voltage of the LDOs can be set with an external resistor divider for maximum flexibility. Additionally there is a 30-mA LDO typically used to provide power in a processor-based system to a voltage rail that is always on. TPS65024x provide voltage scaling on DCDC3 using the DEFDCDC3 pin. This pin either needs to be connected to a logic HIGH or logic LOW level to set the output voltage of DCDC3. The TPS65024x comes in a small 5-mm × 5-mm, 32-pin VQFN package (RHB).

## 6 Voltage Options

| PACKAGE <sup>(1)</sup> | PART NUMBER <sup>(2)</sup> | VOLTAGE AT<br>DCDC3 | OUTPUT CURRENT ON<br>DCDC1 / DCDC2 / DCDC3 | VOLTAGE AT<br>VDD_ALIVE | T <sub>A</sub> |
|------------------------|----------------------------|---------------------|--------------------------------------------|-------------------------|----------------|
|                        | TPS650240RHB               | 1.0 V / 1.3 V       | 1.0 A / 0.8 A / 0.8 A                      | 1.2 V                   |                |
|                        | TPS650241RHB               | 0.9 V / 1.375 V     | 1.6 A / 1.0 A / 0.8 A                      | 1.2 V                   |                |
| 32-Pin VQFN            | TPS650242RHB               | 1.0 V / 1.5 V       | 1.0 A / 0.8 A / 0.8 A                      | 1.2 V                   | –40°C to       |
| (RHB)                  | TPS650243RHB               | 1.0 V / 1.2 V       | 1.6 A / 1.0 A / 0.8 A                      | 1.2 V                   | 85°C           |
|                        | TPS650244RHB               | 1.55 V / 1.6 V      | 0.8 A / 1.6 A / 0.8 A                      | 1.2 V                   |                |
|                        | TPS650245RHB               | 0.9 V / 1.1 V       | 1.0 A / 0.8 A / 0.8 A                      | 1.1 V                   |                |

(1) For the most current package and ordering information, see *Mechanical, Packaging, and Orderable Information* or at www.ti.com.

(2) The RHB package is available in tape and reel. Add R suffix (TPS650240RHBR) to order quantities of 3000 parts per reel. Add T suffix (TPS650240RHBT) to order quantities of 250 parts per reel.

**TPS650240, TPS650241, TPS650242 TPS650243, TPS650244, TPS650245** SLVS774C – JUNE 2007–REVISED JANUARY 2016 TEXAS INSTRUMENTS

www.ti.com

# 7 Pin Configuration and Functions



#### **Pin Functions**

| PIN          |      |     | <b>DECODIDEION</b>                                                                                                                                                                                                                                                                                                                                                       |
|--------------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME         | NO.  | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                              |
| SWITCHING RE | GULA | TOR | SECTION                                                                                                                                                                                                                                                                                                                                                                  |
| AGND1        | 31   | _   | Analog ground connection. All analog ground pins are connected internally on the chip.                                                                                                                                                                                                                                                                                   |
| AGND2        | 13   | -   | Analog ground connection. All analog ground pins are connected internally on the chip.                                                                                                                                                                                                                                                                                   |
|              |      |     | Input signal indicating default VDCDC1 voltage, 0 = 2.80 V, 1 = 3.3 V                                                                                                                                                                                                                                                                                                    |
| DEFDCDC1     | 9    | Ι   | This pin can also be connected to a resistor divider between VDCDC1 and GND. In this case the output voltage of the DCDC1 converter can be set in a range from 0.6V to VINDCDC1                                                                                                                                                                                          |
|              |      |     | Input signal indicating default VDCDC2 voltage, 0 = 1.8 V, 1 = 2.5 V                                                                                                                                                                                                                                                                                                     |
| DEFDCDC2     | 22   | Ι   | This pin can also be connected to a resistor divider between VDCDC2 and GND. In this case the output voltage of the DCDC2 converter can be set in a range from 0.6V to VINDCDC2.                                                                                                                                                                                         |
| DEFDCDC3     | 32   | I   | Input signal indicating VDCDC3 voltage.<br>TPS650240: $0 = 1.0 \text{ V}, 1 = 1.3 \text{ V}$<br>TPS650241: $0 = 0.9 \text{ V}, 1 = 1.375 \text{ V}$<br>TPS650242: $0 = 1.0 \text{ V}, 1 = 1.5 \text{ V}$<br>TPS650243: $0 = 1.0 \text{ V}, 1 = 1.2 \text{ V}$<br>TPS650244: $0 = 1.55 \text{ V}, 1 = 1.6 \text{ V}$<br>TPS650245: $0 = 0.9 \text{ V}, 1 = 1.1 \text{ V}$ |
| EN_DCDC1     | 20   | Ι   | VDCDC1 enable pin. A logic high enables the regulator, a logic low disables the regulator.                                                                                                                                                                                                                                                                               |
| EN_DCDC2     | 19   | Ι   | VDCDC2 enable pin. A logic high enables the regulator, a logic low disables the regulator.                                                                                                                                                                                                                                                                               |
| EN_DCDC3     | 18   | Ι   | VDCDC3 enable pin. A logic high enables the regulator, a logic low disables the regulator.                                                                                                                                                                                                                                                                               |
| L1           | 6    | _   | Switch pin of VDCDC1 converter. The VDCDC1 inductor is connected here.                                                                                                                                                                                                                                                                                                   |
| L2           | 27   | -   | Switch pin of VDCDC2 converter. The VDCDC2 inductor is connected here.                                                                                                                                                                                                                                                                                                   |
| L3           | 3    | -   | Switch pin of VDCDC3 converter. The VDCDC3 inductor is connected here.                                                                                                                                                                                                                                                                                                   |
| PGND1        | 7    | _   | Power ground for VDCDC1 converter                                                                                                                                                                                                                                                                                                                                        |
| PGND2        | 26   | _   | Power ground for VDCDC2 converter                                                                                                                                                                                                                                                                                                                                        |
| PGND3        | 2    | -   | Power ground for VDCDC3 converter                                                                                                                                                                                                                                                                                                                                        |
| PowerPad     | _    | -   | Connect the power pad to analog ground                                                                                                                                                                                                                                                                                                                                   |

Submit Documentation Feedback

4

Copyright © 2007-2016, Texas Instruments Incorporated

Product Folder Links: TPS650240 TPS650241 TPS650242 TPS650243 TPS650244 TPS650245



5

Pin Functions (continued)

| PIN             |                                                                                                                                                           |       | DECODIDATION                                                                                                                                                                                                                                                                          |  |  |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME            | NO.                                                                                                                                                       | I/O   | DESCRIPTION                                                                                                                                                                                                                                                                           |  |  |
| V <sub>CC</sub> | 29                                                                                                                                                        | I     | Power supply for digital and analog circuitry of DCDC1, DCDC2, and DCDC3 DC-DC converters. This must be connected to the same voltage supply as VINDCDC3, VINDCDC1, and VINDCDC2.                                                                                                     |  |  |
| VDCDC1          | 8                                                                                                                                                         | Ι     | VDCDC1 feedback voltage sense input, connect directly to VDCDC1                                                                                                                                                                                                                       |  |  |
| VDCDC2          | 25                                                                                                                                                        | Ι     | VDCDC2 feedback voltage sense input, connect directly to VDCDC2                                                                                                                                                                                                                       |  |  |
| VDCDC3          | 1                                                                                                                                                         | Ι     | VDCDC3 feedback voltage sense input, connect directly to VDCDC3                                                                                                                                                                                                                       |  |  |
| VINDCDC1        | 5                                                                                                                                                         | Ι     | Input voltage for VDCDC1 step-down converter. This must be connected to the same voltage supply as VINDCDC2, VINDCDC3, and $V_{CC}$ .                                                                                                                                                 |  |  |
| VINDCDC2        | 28                                                                                                                                                        | Ι     | Input voltage for VDCDC2 step-down converter. This must be connected to the same voltage supply as VINDCDC1, VINDCDC3, and $V_{CC}$ .                                                                                                                                                 |  |  |
| VINDCDC3        | VINDCDC3 4 I Input voltage for VDCDC3 step-down converter. This must be connected to the same voltage supply as VINDCDC1, VINDCDC2, and V <sub>CC</sub> . |       |                                                                                                                                                                                                                                                                                       |  |  |
| LDO REGULATO    | DR SE                                                                                                                                                     | стю   | Ν                                                                                                                                                                                                                                                                                     |  |  |
| EN_LDO          | 17                                                                                                                                                        | Ι     | Enable input for LDO1 and LDO2. Logic high enables the LDOs, logic low disables the LDOs.                                                                                                                                                                                             |  |  |
| EN_Vdd_alive    | 24                                                                                                                                                        | Ι     | Enable input for Vdd_alive LDO. Logic high enables the LDO, logic low disables the LDO.                                                                                                                                                                                               |  |  |
| FB_LDO1         | 11                                                                                                                                                        | Ι     | Feedback pin for LDO1                                                                                                                                                                                                                                                                 |  |  |
| FB_LDO2         | 10                                                                                                                                                        | Ι     | Feedback pin for LDO2                                                                                                                                                                                                                                                                 |  |  |
| Vdd_alive       | 12                                                                                                                                                        | 0     | Output voltage for Vdd_alive                                                                                                                                                                                                                                                          |  |  |
| VINLDO          | 15                                                                                                                                                        | Т     | Input voltage for LDO1 and LDO2                                                                                                                                                                                                                                                       |  |  |
| VLDO1           | 16                                                                                                                                                        | 0     | Output voltage of LDO1                                                                                                                                                                                                                                                                |  |  |
| VLDO2           | 14                                                                                                                                                        | 0     | Output voltage of LDO2                                                                                                                                                                                                                                                                |  |  |
| CONTROL AND     | I <sup>2</sup> C SE                                                                                                                                       | ЕСТІС | DN .                                                                                                                                                                                                                                                                                  |  |  |
| MODE            | 23                                                                                                                                                        | I     | Select between power safe mode and forced PWM mode for DCDC1, DCDC2, and DCDC3. In power safe mode PFM is used at light loads, PWM for higher loads. If PIN is set to high level, forced PWM mode is selected. If the pin has low level, then the device operates in power safe mode. |  |  |
| PWRFAIL         | 21                                                                                                                                                        | 0     | Open-drain output. Active low when PWRFAIL comparator indicates low VBAT condition.                                                                                                                                                                                                   |  |  |
| PWRFAIL_SNS     | 30                                                                                                                                                        | Ι     | Input for the comparator driving the PWRFAIL output                                                                                                                                                                                                                                   |  |  |

SLVS774C -JUNE 2007-REVISED JANUARY 2016

## Texas Instruments

www.ti.com

# 8 Specifications

## 8.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                  |                                                                                            | MIN  | MAX  | UNIT |
|------------------|--------------------------------------------------------------------------------------------|------|------|------|
|                  | Input voltage range on all pins except A/PGND, VLDO1, and VLDO2 pins, with respect to AGND | -0.3 | 7    | V    |
|                  | Voltage range on pins VLDO1 and VLDO2 with respect to AGND                                 | -0.3 | 3.6  | V    |
|                  | Current at VINDCDC1, L1, PGND1, VINDCDC2, L2, PGND2, VINDCDC3, L3, PGND3                   |      | 2000 | mA   |
|                  | Peak current at all other pins                                                             |      | 1000 | mA   |
| T <sub>A</sub>   | Operating free-air temperature                                                             | -40  | 85   | °C   |
| TJ               | Maximum junction temperature                                                               |      | 125  | °C   |
|                  | Lead temperature 1.6 mm (1/16-inch) from case for 10 seconds                               |      | 260  | °C   |
| T <sub>stg</sub> | Storage temperature                                                                        | -65  | 150  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 8.2 ESD Ratings

|                                            |                                                                                |                                                                   | VALUE | UNIT |
|--------------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------|-------|------|
| V                                          | Electrostatio disabarga                                                        | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2500 | V    |
| V <sub>(ESD)</sub> Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500                                                             | V     |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 8.3 Recommended Operating Conditions

|                                                                                            |                                                                    | MIN | NOM | MAX      | UNIT |
|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-----|-----|----------|------|
| V <sub>INDCDC1</sub> ,<br>V <sub>INDCDC2</sub> ,<br>V <sub>INDCDC3</sub> , V <sub>CC</sub> | Input voltage range step-down converters                           | 2.5 |     | 6        | V    |
| V <sub>DCDC1</sub>                                                                         | Output voltage range for VDCDC1 step-down converter <sup>(1)</sup> | 0.6 |     | VINDCDC1 | V    |
| V <sub>DCDC2</sub>                                                                         | Output voltage range for mem step-down converter <sup>(1)</sup>    | 0.6 |     | VINDCDC2 | V    |
| V <sub>DCDC3</sub>                                                                         | Output voltage range for core step-down converter                  | 0.9 |     | 1.5      | V    |
| V <sub>INLDO1</sub> , V <sub>INLDO2</sub>                                                  | Input voltage range for LDOs                                       | 1.5 |     | 6.5      | V    |
| V <sub>LDO1-2</sub>                                                                        | Output voltage range for LDOs                                      | 1   |     | 3.3      | V    |
| I <sub>OUTDCDC1</sub>                                                                      | Output current at L1                                               |     |     | 1600     | mA   |
| L1                                                                                         | Inductor at L1 <sup>(2)</sup>                                      | 1.5 | 2.2 |          | μH   |
| C <sub>INDCDC1</sub>                                                                       | Input capacitor at V <sub>INDCDC1</sub> <sup>(2)</sup>             | 10  |     |          | μF   |
| C <sub>OUTDCDC1</sub>                                                                      | Output capacitor at V <sub>DCDC1</sub> <sup>(2)</sup>              | 10  | 22  |          | μF   |
| I <sub>OUTDCDC2</sub>                                                                      | Output current at L2                                               |     |     | 1600     | mA   |
| L2                                                                                         | Inductor at L2 <sup>(2)</sup>                                      | 1.5 | 2.2 |          | μH   |
| C <sub>INDCDC2</sub>                                                                       | Input capacitor at V <sub>INDCDC2</sub> <sup>(2)</sup>             | 10  |     |          | μF   |
| C <sub>OUTDCDC2</sub>                                                                      | Output capacitor at V <sub>DCDC2</sub> <sup>(2)</sup>              | 10  | 22  |          | μF   |
| I <sub>OUTDCDC3</sub>                                                                      | Output current at L3                                               |     |     | 800      | mA   |
| L3                                                                                         | Inductor at L3 <sup>(2)</sup>                                      | 1.5 | 2.2 |          | μH   |
| C <sub>INDCDC3</sub>                                                                       | Input capacitor at V <sub>INDCDC3</sub> <sup>(2)</sup>             | 10  |     |          | μF   |
| C <sub>OUTDCDC3</sub>                                                                      | Output capacitor at V <sub>DCDC3</sub> <sup>(2)</sup>              | 10  | 22  |          | μF   |
| C <sub>Vcc</sub>                                                                           | Input capacitor at V <sub>CC</sub> <sup>(2)</sup>                  | 1   |     |          | μF   |
| C <sub>in1-2</sub>                                                                         | Input capacitor at VINLDO <sup>(2)</sup>                           | 1   |     |          | μF   |
| C <sub>OUT1-2</sub>                                                                        | Output capacitor at VLDO1, VLDO2 <sup>(2)</sup>                    | 2.2 |     |          | μF   |

(1) When using an external resistor divider at DEFDCDC2, DEFDCDC1.

(2) See Inductor Selection for the DC-DC Converters for more information, for Vout > 2.85 V choose 3.3-µH inductor.

6 Submit Documentation Feedback

Copyright © 2007–2016, Texas Instruments Incorporated

Product Folder Links: TPS650240 TPS650241 TPS650242 TPS650243 TPS650244 TPS650245

# **Recommended Operating Conditions (continued)**

|                        |                                                                                          | MIN | NOM | MAX | UNIT |
|------------------------|------------------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>LDO1,2</sub>    | Output current at VLDO1, VLDO2                                                           |     |     | 200 | mA   |
| C <sub>VRTC</sub>      | Output capacitor at Vdd_alive <sup>(2)</sup>                                             | 2.2 |     |     | μF   |
| I <sub>Vdd_alive</sub> | Output current at Vdd_alive                                                              |     |     | 30  | mA   |
| T <sub>A</sub>         | Operating ambient temperature                                                            | -40 |     | 85  | °C   |
| TJ                     | Operating junction temperature                                                           | -40 |     | 125 | °C   |
| R <sub>CC</sub>        | Resistor from VINDCDC3, VINDCDC2, VINDCDC1 to $V_{CC}$ used for filtering <sup>(3)</sup> |     | 1   | 10  | Ω    |

(3) Up to 2.5-mA can flow into  $V_{CC}$  when all 3 converters are running in PWM, this resistor causes the UVLO threshold to be shifted accordingly.

## 8.4 Thermal Information

|                       |                                              | TPS650240  |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RHB (VQFN) | UNIT |
|                       |                                              | 32 PINS    |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 32.2       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 22.0       | °C/W |
| $R_{\theta J B}$      | Junction-to-board thermal resistance         | 6.2        | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 0.3        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 6.1        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 1.7        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report (SPRA953).

## 8.5 Electrical Characteristics: Control Signals and Supply Pins

VINDCDC1 = VINDCDC2 = VINDCDC3 =  $V_{CC}$  = VINLDO = 3.6 V,  $T_A$  = -40°C to +85°C, typical values are at  $T_A$  = 25°C (unless otherwise noted)

|                       | PARAMETER                                |                         | MIN                                                                                                        | <b>TYP</b> (<br>1) | MAX  | UNIT       |    |
|-----------------------|------------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------|--------------------|------|------------|----|
| CONTRO                | DL SIGNALS: EN_DCDC1, EN_D               | CDC2, EN_DC             | DC3, EN_LDO, MODE, EN_VDD_ALIVE                                                                            |                    |      | ·          |    |
| VIH                   | High level input voltage                 |                         |                                                                                                            | 1.45               |      | $V_{CC}$   | V  |
| VIL                   | Low level input voltage                  |                         |                                                                                                            | 0                  |      | 0.4        | V  |
| I <sub>H</sub>        | Input bias current                       |                         |                                                                                                            |                    | 0.01 | 0.1        | μA |
| SUPPLY                | PINS: V <sub>CC</sub> , VINDCDC1, VINDCD | C2, VINDCDC             | 3                                                                                                          |                    |      | ·          |    |
|                       |                                          |                         | PFM all 3 DCDC converters enabled, zero load and no switching, LDOs enabled                                |                    | 135  | 170        |    |
|                       | Operating quiescent current              |                         | PFM all 3 DCDC converters enabled, zero load<br>and no switching, LDO1, LDO2 = OFF,<br>Vdd_alive = ON      |                    | 75   | 100        |    |
| I <sub>(qPFM)</sub>   |                                          | V <sub>CC</sub> = 3.6 V | PFM DCDC1 and DCDC2 converters enabled,<br>zero load and no switching,<br>LDO1, LDO2 = OFF, Vdd_alive = ON |                    | 55   | uA<br>5 80 |    |
|                       |                                          |                         | PFM DCDC1 converter enabled, zero load<br>and no switching, LDO1, LDO2 = OFF,<br>Vdd_alive = ON            |                    | 40   | 60         |    |
|                       |                                          |                         | All 3 DCDC converters enabled<br>and running in PWM, LDOs off                                              |                    | 2    |            |    |
| I <sub>Vcc(PWM)</sub> | Current into $V_{CC}$ ; PWM              | V <sub>CC</sub> = 3.6 V | PWM DCDC1 and DCDC2 converters enabled and running in PWM, LDOs off                                        |                    | 1.5  | 2.5        | mA |
|                       |                                          |                         | PWM DCDC1 converter enabled<br>and running in PWM, LDOs off                                                |                    | 0.85 | 2          |    |

(1) Typical values are at  $T_A = 25^{\circ}C$ 

Copyright © 2007–2016, Texas Instruments Incorporated

Submit Documentation Feedback

7

## **Electrical Characteristics: Control Signals and Supply Pins (continued)**

VINDCDC1 = VINDCDC2 = VINDCDC3 =  $V_{CC}$  = VINLDO = 3.6 V,  $T_A$  = -40°C to +85°C, typical values are at  $T_A$  = 25°C (unless otherwise noted)

|                | PARAMETER         |                         | TEST CONDITIONS                                               | MIN TYP <sup>(</sup> MAX<br>1) | UNIT |
|----------------|-------------------|-------------------------|---------------------------------------------------------------|--------------------------------|------|
|                |                   | V 26V                   | All converters disabled, LDO1, LDO2 = OFF,<br>Vdd_alive = OFF | 16                             |      |
| 1 <sub>q</sub> | Quiescent current | V <sub>CC</sub> = 3.6 V | All converters disabled, LDO1, LDO2 = OFF,<br>Vdd_alive = ON  | 26                             | μΑ   |

## 8.6 Electrical Characteristics: VDCDC1 Step-Down Converter

VINDCDC1 = VINDCDC2 = VINDCDC3 =  $V_{CC}$  = VINLDO = 3.6 V,  $T_A$  = -40°C to +85°C, typical values are at  $T_A$  = 25°C (unless otherwise noted)

|                       | PARAMETER                                                                          | TEST CONDITIONS                                                                | MIN        | TYP <sup>(1)</sup> | MAX   | UNIT |     |
|-----------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------------|--------------------|-------|------|-----|
| V <sub>VINDCDC1</sub> | Input voltage range                                                                |                                                                                |            | 2.5                |       | 6    | V   |
| I <sub>O</sub>        | Maximum output current for TPS650240,<br>TPS650242, and TPS650245                  | V <sub>O</sub> = 3.3 V                                                         |            |                    |       |      | mA  |
| I <sub>O</sub>        | Maximum output current for TPS650241 and TPS650243                                 | V <sub>O</sub> = 3.3 V                                                         |            | 1600               |       |      | mA  |
| lo                    | Maximum output current for TPS650244                                               | V <sub>O</sub> = 3.3 V                                                         |            | 800                |       |      | mA  |
| I <sub>SD</sub>       | Shutdown supply current in VINDCDC1                                                | EN_DCDC1 = GND                                                                 |            |                    | 0.1   | 1    | μA  |
| R <sub>DS(ON)</sub>   | P-channel MOSFET ON-resistance                                                     | VINDCDC1 = VGS = 3.6 V                                                         |            |                    | 125   | 261  | mΩ  |
| I <sub>LP</sub>       | P-channel leakage current                                                          | VINDCDC1 = 6 V                                                                 |            |                    |       | 2    | μA  |
| R <sub>DS(ON)</sub>   | N-channel MOSFET ON-resistance                                                     | VINDCDC1 = VGS = 3.6 V                                                         |            |                    | 130   | 260  | mΩ  |
| I <sub>LN</sub>       | N-channel leakage current                                                          | V <sub>DS</sub> = 6.0 V                                                        |            |                    | 7     | 10   | μA  |
|                       | Forward current limit (P- and N-channel) for TPS650244                             | 2.5 V < V <sub>INMAIN</sub> < 6.0 V                                            |            | 0.98               | 1.1   | 1.21 | А   |
| I <sub>LIMF</sub>     | Forward current limit (P- and N-channel) for TPS650240, TPS650242, and TPS650245   | 2.5 V < V <sub>INMAIN</sub> < 6.0 V                                            | 1.15       | 1.3                | 1.39  | А    |     |
|                       | Forward current limit (P- and N-channel) for TPS650241 and TPS650243               | 2.5 V < V <sub>INMAIN</sub> < 6.0 V                                            | 1.75       | 1.97               | 2.15  | А    |     |
| f <sub>S</sub>        | Oscillator frequency                                                               |                                                                                |            | 1.95               | 2.25  | 2.55 | MHz |
|                       | Fixed output voltage MODE = 0 (PWM/PFM)                                            | VINDCDC1 = $3.3$ V to 6 V;                                                     | 2.80 V     | -2%                |       | 2%   |     |
|                       | Fixed output voltage MODE = 0 (PWM/PPM)                                            | $0 \text{ mA} \le I_0 \le 1.6 \text{ A}$ $3.3 \text{ V}$                       |            | -2%                |       | 2%   |     |
|                       | Fixed extract voltage MODE 1 (PMM)                                                 | VINDCDC1 = $3.7$ V to 6 V;                                                     | 2.80 V     | -1%                |       | 1%   |     |
| VDCDC1                | Fixed output voltage MODE = 1 (PWM)                                                | 0 mA ≤ I <sub>O</sub> ≤ 1.6 A                                                  | 3.3 V      | -1%                |       | 1%   |     |
|                       | Adjustable output voltage with resistor divider<br>at DEFDCDC1; MODE = 0 (PWM/PFM) | VINDCDC1 = VDCDC1 +0.4 V<br>V) to 6 V; 0 mA $\leq I_0 \leq 1.6$ A              | / (min 2.5 | -2%                |       | 2%   |     |
|                       | Adjustable output voltage with resistor divider<br>at DEFDCDC1; MODE = 1 (PWM)     | VINDCDC1 = VDCDC1 +0.4 V<br>V) to 6 V; 0 mA $\leq$ I <sub>O</sub> $\leq$ 1.6 A | / (min 2.5 | -1%                |       | 1%   |     |
| Line regulation       |                                                                                    | VINDCDC1 = VDCDC1 + 0.3 V (min 2.5<br>V) to 6 V; I <sub>O</sub> = 10 mA        |            |                    | 0%    |      | V   |
|                       | Load regulation                                                                    | I <sub>O</sub> = 10 mA to 1.6 A                                                |            |                    | 0.25% |      | А   |
| T <sub>SS</sub>       | Soft-start ramp time                                                               | VDCDC1 ramping from 5% to 95% of target value                                  |            |                    | 750   |      | μs  |
| R(L1)                 | Internal resistance from L1 to GND                                                 |                                                                                |            |                    | 1     |      | MΩ  |

(1) Typical values are at  $T_A = 25^{\circ}C$ 

8



# 8.7 Electrical Characteristics: VDCDC2 Step-Down Converter

VINDCDC1 = VINDCDC2 = VINDCDC3 =  $V_{CC}$  = VINLDO = 3.6V,  $T_A$  = -40°C to +85°C, typical values are at  $T_A$  = 25°C (unless otherwise noted)

|                       | PARAMETER                                                                              | TEST CONDITIONS                                                                          | MIN            | TYP <sup>(1)</sup> | MAX   | UNIT |     |
|-----------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|----------------|--------------------|-------|------|-----|
| V <sub>VINDCDC2</sub> | Input voltage range                                                                    |                                                                                          |                | 2.5                |       | 6    | V   |
| I <sub>O</sub>        | Maximum output current for TPS650240, TPS650242, and TPS650245                         | V <sub>O</sub> = 2.5 V                                                                   | 800            |                    |       | mA   |     |
| I <sub>O</sub>        | Maximum output current for TPS650241 and TPS650243                                     | V <sub>O</sub> = 2.5 V                                                                   |                | 1000               |       |      | mA  |
| I <sub>O</sub>        | Maximum output current for TPS650244                                                   | V <sub>O</sub> = 2.5 V                                                                   |                | 1600               |       |      | mA  |
| I <sub>SD</sub>       | Shutdown supply current in VINDCDC2                                                    | EN_DCDC2 = GND                                                                           |                |                    | 0.1   | 1    | μA  |
| R <sub>DS(ON)</sub>   | P-channel MOSFET ON-resistance                                                         | $VINDCDC2 = V_{GS} = 3.6 V$                                                              |                |                    | 140   | 300  | mΩ  |
| I <sub>LP</sub>       | P-channel leakage current                                                              | VINDCDC2 = 6 V                                                                           |                |                    |       | 2    | μA  |
| R <sub>DS(ON)</sub>   | N-channel MOSFET ON-resistance                                                         | VINDCDC2 = VGS = 3.6 V                                                                   |                |                    | 150   | 297  | mΩ  |
| I <sub>LN</sub>       | N-channel leakage current                                                              | V <sub>DS</sub> = 6 V                                                                    |                |                    | 7     | 10   | μA  |
| I <sub>LIMF</sub>     | Forward current limit (P- and N-channel)<br>for TPS650240, TPS650242, and<br>TPS650245 | 2.5 V < VINDCDC2 < 6 V                                                                   |                | 1.05               | 1.16  | 1.29 | A   |
| I <sub>LIMF</sub>     | Forward current limit (P- and N-channel) for TPS650241 and TPS650243                   | 2.5 V < VINDCDC2 < 6 V                                                                   | 1.22           | 1.35               | 1.5   | А    |     |
| I <sub>LIMF</sub>     | Forward current limit (P- and N-channel) for TPS650244                                 | 2.5 V < VINDCDC2 < 6 V                                                                   | 1.75           | 1.97               | 2.15  | А    |     |
| f <sub>S</sub>        | Oscillator frequency                                                                   |                                                                                          |                | 1.95               | 2.25  | 2.55 | MHz |
|                       | Fixed output voltage MODE = 0                                                          | VINDCDC2 = 2.5 V to 6 V;<br>0 mA $\leq$ I <sub>O</sub> $\leq$ 1.6 A                      | 1.8 V          | -2%                |       | 2%   |     |
|                       | (PWM/PFM)                                                                              | VINDCDC2 = $3.0 \text{ V}$ to $6 \text{ V}$ ;<br>0 mA $\leq I_0 \leq 1.6 \text{ A}$      | 2.5 V          | -2%                |       | 2%   |     |
|                       | Fixed output voltage MODE _ 1 (DWM)                                                    | VINDCDC2 = 2.5 V to 6 V;<br>0 mA $\leq$ I <sub>O</sub> $\leq$ 1.6 A                      | 1.8 V          | -2%                |       | 2%   |     |
| VDCDC2                | Fixed output voltage MODE = 1 (PWM)                                                    | VINDCDC2 = $3.0 \text{ V}$ to $6 \text{ V}$ ;<br>0 mA $\leq I_0 \leq 1.6 \text{ A}$      | 2.5 V          | -1%                |       | 1%   |     |
|                       | Adjustable output voltage with resistor<br>divider at DEFDCDC2; MODE = 0<br>(PWM)      | VINDCDC2 = VDCDC2 + 0.5 V (min 2.5 V) to 6 V;<br>0 mA $\leq$ I <sub>O</sub> $\leq$ 1.6 A |                |                    |       | 2%   |     |
|                       | Adjustable output voltage with resistor<br>divider at DEFDCDC2; MODE = 1<br>(PWM)      | VINDCDC2 = VDCDC2 + 0.5 V (min 2.5 V) to 6 V;<br>0 mA $\leq$ I <sub>O</sub> $\leq$ 1.6 A |                | -1%                |       | 1%   |     |
|                       | Line regulation                                                                        | VINDCDC2 = VDCDC2 + 0.3 V (min $I_0$ = 10 mA                                             | 2.5 V) to 6 V; |                    | 0%    |      | V   |
|                       | Load regulation                                                                        | I <sub>O</sub> = 10 mA to 1.6 A                                                          |                |                    | 0.25% |      | А   |
| T <sub>SS</sub>       | Soft-start ramp time                                                                   | VDCDC2 ramping from 5% to 95% o                                                          | target value   |                    | 750   |      | μs  |
| R(L2)                 | Internal resistance from L2 to GND                                                     |                                                                                          |                |                    | 1     |      | MΩ  |

(1) Typical values are at  $T_A = 25^{\circ}C$ 

Product Folder Links: TPS650240 TPS650241 TPS650242 TPS650243 TPS650244 TPS650245

SLVS774C-JUNE 2007-REVISED JANUARY 2016

NSTRUMENTS

EXAS

www.ti.com

## 8.8 Electrical Characteristics: VDCDC3 Step-Down Converter

VINDCDC1 = VINDCDC2 = VINDCDC3 =  $V_{CC}$  = VINLDO = 3.6V,  $T_A$  = -40°C to +85°C, typical values are at  $T_A$  = 25°C (unless otherwise noted)

|                       | PARAMETER                                    | TEST CONDITIONS                                                               | MIN  | TYP <sup>(1)</sup> | MAX  | UNIT |
|-----------------------|----------------------------------------------|-------------------------------------------------------------------------------|------|--------------------|------|------|
| V <sub>VINDCDC3</sub> | Input voltage range                          |                                                                               | 2.5  |                    | 6    | V    |
| lo                    | Maximum output current                       | V <sub>O</sub> = 1.6 V                                                        | 800  |                    |      | mA   |
| I <sub>SD</sub>       | Shutdown supply current in<br>VINDCDC3       | EN_DCDC3 = GND                                                                |      | 0.1                | 1    | μA   |
| R <sub>DS(ON)</sub>   | P-channel MOSFET ON-resistance               | $V_{INDCDC3} = V_{GS} = 3.6 V$                                                |      | 310                | 698  | mΩ   |
| I <sub>LP</sub>       | P-channel leakage current                    | VINDCDC3 = 6.0 V                                                              |      | 0.1                | 2    | μA   |
| R <sub>DS(ON)</sub>   | N-channel MOSFET ON-resistance               | $V_{INDCDC3} = V_{GS} = 3.6 V$                                                |      | 220                | 503  | mΩ   |
| I <sub>LN</sub>       | N-channel leakage current                    | $V_{DS} = 6 V$                                                                |      | 7                  | 10   | μA   |
| I <sub>LIMF</sub>     | Forward current limit (P- and N-<br>channel) | 2.5 V < V <sub>INDCDC3</sub> < 6 V                                            | 1    | 1.2                | 1.4  | А    |
| f <sub>S</sub>        | Oscillator frequency                         |                                                                               | 1.95 | 2.25               | 2.55 | MHz  |
| VDCDC3                | Fixed output voltage MODE = 0<br>(PWM/PFM)   | VINDCDC3 = 2.5 V to 6 V;                                                      | -2%  |                    | 2%   |      |
| VDCDC3                | Fixed output voltage MODE = 1<br>(PWM)       | 0 mA $\leq$ I <sub>O</sub> $\leq$ 800 mA, V <sub>O</sub> = 0.9 V to 1.6 V     | -1%  |                    | 1%   |      |
|                       | Line regulation                              | ation VINDCDC3 = VDCDC3 + 0.3 V (min. 2.5 V) to 6 V;<br>$I_0 = 10 \text{ mA}$ |      | 0%                 |      | V    |
|                       | Load regulation                              | I <sub>O</sub> = 10 mA to 600 mA                                              |      | 0.25%              |      | А    |
| T <sub>SS</sub>       | Soft-start ramp time                         | VDCDC3 ramping from 5% to 95% of target value                                 |      | 750                |      | μs   |
| R(L3)                 | Internal resistance from L3 to GND           |                                                                               |      | 1                  |      | MΩ   |

(1) Typical values are at  $T_A = 25^{\circ}C$ 



## 8.9 Electrical Characteristics: General

VINDCDC1 = VINDCDC2 = VINDCDC3 =  $V_{CC}$  = VINLDO = 3.6V,  $T_A$  = -40°C to +85°C, typical values are at  $T_A$  = 25°C (unless otherwise noted)

|                        | PARAMETER                                               | TEST CONDITIONS                                                                              | MIN | TYP <sup>(1)</sup> | MAX             | UNIT |
|------------------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------|-----|--------------------|-----------------|------|
| VLDO1 AND VL           | DO2 LOW DROPOUT REGULATORS                              |                                                                                              |     |                    |                 |      |
| l(q)                   | Operating quiescent current                             | Current per LDO into VINLDO                                                                  |     | 16                 | 30              | μA   |
| I(SD)                  | Shutdown current                                        | Total current into VINLDO, VLDO = 0 V                                                        |     | 0.6                | 2               | μA   |
| V <sub>INLDO</sub>     | Input voltage range for LDO1, LDO2                      |                                                                                              | 1.5 |                    | 6.5             | V    |
| V <sub>LDO1</sub>      | LDO1 output voltage range                               |                                                                                              | 1   |                    | 3.3             | V    |
| V <sub>LDO2</sub>      | LDO2 output voltage range                               |                                                                                              | 1   |                    | 3.3             | V    |
| VFB                    | LDO1 and LDO2 feedback voltage                          | See <sup>(2)</sup>                                                                           |     | 1                  |                 | V    |
| lo                     | Maximum output current for LDO1, LDO2                   | Vin = 1.8 V, Vo = 1.3 V                                                                      | 200 |                    |                 | mA   |
| lo                     | Maximum output current for LDO1, LDO2                   | Vin = 1.5 V; Vo = 1.3 V                                                                      |     | 120                |                 | mA   |
| I <sub>SC</sub>        | LDO1 & LDO2 short circuit current limit                 | V <sub>LDO1</sub> = GND, V <sub>LDO2</sub> = GND                                             |     |                    | 400             | mA   |
|                        | Minimum voltage drop at LDO1, LDO2                      | I <sub>O</sub> = 50 mA, VINLDO = 1.8 V                                                       |     |                    | 120             | mV   |
|                        | Minimum voltage drop at LDO1, LDO2                      | I <sub>O</sub> = 50 mA, VINLDO = 1.5 V                                                       |     | 65                 | 150             | mV   |
|                        | Minimum voltage drop at LDO1, LDO2                      | I <sub>O</sub> = 200 mA, VINLDO = 1.8 V                                                      |     |                    | 300             | mV   |
|                        | Output voltage ccuracy for LDO1, LDO2                   | I <sub>O</sub> = 10 mA                                                                       | -2% |                    | 1%              |      |
|                        | Line regulation for LDO1, LDO2                          | $V_{INLDO1,2} = V_{LDO1,2} + 0.5 V \text{ (min. 2.5 V) to 6.5}$<br>V, I <sub>O</sub> = 10 mA | -1% |                    | 1%              |      |
|                        | Load regulation for LDO1, LDO2                          | I <sub>O</sub> = 0 mA to 200 mA                                                              | -1% |                    | 1%              |      |
|                        | Regulation time for LDO1, LDO2                          | Load change from 10% to 90%                                                                  |     | 10                 |                 | μs   |
| Vdd_alive LOW          | DROPOUT REGULATOR                                       |                                                                                              |     |                    |                 |      |
| .,                     | Vdd_alive LDO output voltage,<br>TPS650240 to TPS650244 | I <sub>O</sub> = 0 mA                                                                        |     | 1.2                |                 |      |
| Vdd_alive              | Vdd_alive LDO output voltage,<br>TPS650245              | I <sub>O</sub> = 0 mA                                                                        |     | 1.1                |                 | V    |
| IO                     | Output current for Vdd_alive                            |                                                                                              |     |                    | 30              | mA   |
| ISC                    | Vdd_alive short circuit current limit                   | Vdd_alive = GND                                                                              |     |                    | 100             | mA   |
|                        | Output voltage accuracy for Vdd_alive                   | I <sub>O</sub> = 0 mA                                                                        | -1% |                    | 1%              |      |
|                        | Line regulation for Vdd_alive                           | $V_{CC} = Vdd_{alive} + 0.5 V \text{ to } 6.5 V, I_{O} = 0 \text{ mA}$                       | -1% |                    | 1%              |      |
|                        | Regulation time for Vdd_alive                           | Load change from 10% to 90%                                                                  |     | 10                 |                 | μs   |
| ANALOGIC SIGN          | NALS DEFDCDC1, DEFDCDC2, DEFDCDC3                       |                                                                                              |     |                    |                 |      |
| VIH                    | High level input voltage                                |                                                                                              | 1.3 |                    | V <sub>cc</sub> | V    |
| VIL                    | Low level input voltage                                 |                                                                                              | 0   |                    | 0.1             | V    |
| I <sub>H</sub>         | Input bias current                                      |                                                                                              |     | 0.001              | 0.05            | μA   |
| THERMAL SHUT           | rdown                                                   |                                                                                              |     |                    | 1               |      |
| T <sub>SD</sub>        | Thermal shutdown                                        | Increasing junction temperature                                                              |     | 160                |                 | °C   |
| -                      | Thermal shudown hysteresis                              | Decreasing junction temperature                                                              |     | 20                 |                 | °C   |
| INTERNAL UND           | ER VOLTAGE LOCK OUT                                     |                                                                                              |     |                    |                 |      |
| UVLO                   | Internal UVLO                                           | V <sub>CC</sub> falling                                                                      | -3% | 2.35               | 3%              | V    |
| V <sub>UVLO_HYST</sub> | Internal UVLO comparator hysteresis                     |                                                                                              |     | 120                |                 | mV   |
|                        | CTOR COMPARATOR                                         |                                                                                              |     |                    |                 |      |
| PWRFAIL_SNS            | Comparator threshold                                    | Falling threshold                                                                            | -2% | 1                  | 2%              | V    |
|                        | Hysteresis                                              |                                                                                              | 40  | 50                 | 60              | mV   |
|                        | Propagation delay                                       | 25 mV overdrive                                                                              |     |                    | 10              | μs   |
| V <sub>OL</sub>        | Power fail output low voltage                           | $I_{OI} = 5 \text{ mA}$                                                                      |     |                    | 0.3             | V    |

(1) Typical values are at  $T_A = 25^{\circ}C$ 

(2) If the feedback voltage is forced higher than above 1.2 V, a leakage current into the feedback pin may occur.



## 8.10 Typical Characteristics

## Table 1. Table of Graphs

|   |                                       |                                        | FIGURE    |
|---|---------------------------------------|----------------------------------------|-----------|
| η | Efficiency VDCDC1                     | vs Load current PWM/PFM; $V_0 = 3.3 V$ | Figure 1  |
| η | Efficiency VDCDC1                     | vs Load current PWM; $V_0 = 3.3 V$     | Figure 2  |
| η | Efficiency VDCDC2                     | vs Load current PWM/PFM; $V_0 = 1.8 V$ | Figure 3  |
| η | Efficiency VDCDC2                     | vs Load current PWM; $V_0 = 1.8 V$     | Figure 4  |
| η | Efficiency VDCDC3                     | vs Load current PWM/PFM; $V_0 = 1.3 V$ | Figure 5  |
| η | Efficiency VDCDC3                     | vs Load current PWM; $V_0 = 1.3 V$     | Figure 6  |
|   | Line transient response VDCDC1        |                                        | Figure 7  |
|   | Line transient response VDCDC2        |                                        | Figure 8  |
|   | Line transient response VDCDC3        |                                        | Figure 9  |
|   | Load transient response VDCDC1        |                                        | Figure 10 |
|   | Load transient response VDCDC2        |                                        | Figure 11 |
|   | Load transient response VDCDC3        |                                        | Figure 12 |
|   | Output voltage ripple DCDC2; PFM mode |                                        | Figure 13 |
|   | Output voltage ripple DCDC2; PWM mode |                                        | Figure 14 |
|   | Load regulation for Vdd_alive         |                                        | Figure 15 |
|   | Start-up VDCDC1 to VDCDC3             |                                        | Figure 16 |
|   | Start-up LDO1 and LDO2                |                                        | Figure 17 |





## TPS650240, TPS650241, TPS650242 TPS650243, TPS650244, TPS650245

SLVS774C -JUNE 2007-REVISED JANUARY 2016

13



## TPS650240, TPS650241, TPS650242 TPS650243, TPS650244, TPS650245



www.ti.com

SLVS774C - JUNE 2007 - REVISED JANUARY 2016

14









## 9 Detailed Description

## 9.1 Overview

The TPS65024x are integrated power management ICs that contain three highly efficient step-down DC–DC converters, two 200-mA LDOs, and one 30-mA LDO. Capable of using one Li-Ion or Li-Polymer cell as the input voltage source, the TPS65024x family can support various battery-powered applications for a variety of voltages. Each TPS65024x device uses predefined output voltages, differentiated by the default output voltages defined for DCDC3. The output voltages of the 200-mA LDOs and two of the step-down converters are the same for all devices, and may be adjusted through external feedback resistors to operate outside of their predefined default values. The third step-down converter, DCDC3, uses DEFDCDC3 slightly differently than the other two converters, and as such requires an alternative method for adjusting the output voltages.



17

#### www.ti.com

## 9.2 Functional Block Diagram





## 9.3 Feature Description

## 9.3.1 Step-Down Converters, VDCDC1, VDCDC2 and VDCDC3

The TPS65024x devices incorporate three synchronous step-down converters operating typically at 2.25-MHz fixed-frequency pulse width modulation (PWM) for moderate to heavy-load currents. At light-load currents the converters automatically enter power save mode and operate with pulse frequency modulation (PFM). The maximum supported load currents for VDCDC1 and VDCDC2 are device specific, unlike VDCDC3 which does not have the capability to exceed an 800-mA output.

The converter output voltages can be programmed through the DEFDCDC1, DEFDCDC2, and DEFDCDC3 pins. The pins can often be connected to GND,  $V_{CC}$ , or to a resistor divider between the output voltage and GND.

The VDCDC1 converter defaults to 2.80 V or 3.3 V depending on the DEFDCDC1 configuration pin, if DEFDCDC1 is tied to ground the default is 2.80 V, if it is tied to  $V_{CC}$  the default is 3.3 V. When the DEFDCDC1 pin is connected to a resistor divider, the output voltage can be set in the range of 0.6 V to VINDCDC1 V. Reference the *Output Voltage Selection* section for details on setting the output voltage range.

The VDCDC2 converter defaults to 1.8 V or 2.5 V depending on the DEFDCDC2 configuration pin, if DEFDCDC2 is tied to ground the default is 1.8 V, if it is tied to  $V_{CC}$  the default is 2.5 V. When the DEFDCDC2 pin is connected to a resistor divider, the output voltage can be set in the range of 0.6 V to VINDCDC2 V.

The VDCDC3 converter defaults to 1.0 V or 1.3 V for the TPS650240 depending on the DEFDCDC3 configuration pin, if DEFDCDC3 is tied to ground the default is 1.0 V, if it is tied to  $V_{CC}$  the default is 1.3 V. The DEFDCDC3 pin cannot be connected to a resistor divider. In opposition to DEFDCDC1 and DEFDCDC2, the DEFDCDC3 pin can be used to change the core voltage during operation by changing its logic level from HIGH to LOW or vice versa. TPS650241 to TPS650245 allow different voltages for the VDCDC3 converter. Reference the *Voltage Options* section for the TPS650240, TPS650241, TPS650242, TPS650243, TPS650244, and TPS650245 default voltage options.

During PWM operation the converters use a unique fast response voltage mode controller scheme with input voltage feedforward to achieve good line and load regulation allowing the use of small ceramic input and output capacitors. At the beginning of each clock cycle initiated by the clock signal, the P-channel MOSFET switch is turned on and the inductor current ramps up until the comparator trips and the control logic turns off the switch. The current limit comparator also turns off the switch in case the current limit of the P-channel switch is exceeded. After the adaptive dead-time used to prevent shoot through current, the N-channel MOSFET rectifier is turned on and the inductor current ramps down. The next cycle is initiated by the clock signal again turning off the N-channel rectifier and turning on the P-channel switch.

The three DC–DC converters operate synchronized to each other, with the VDCDC1 converter as the master. A 180° phase shift between the VDCDC1 switch turn on and the VDCDC2 and a further 90° shift to the VDCDC3 switch turn on decreases the input RMS current and smaller input capacitors can be used. This is optimized for a typical application where the VDCDC1 converter regulates a Li-Ion battery voltage of 3.7 V to 3.3 V, the VDCDC2 converter from 3.7 V to 2.5 V and the VDCDC3 converter from 3.7 V to 1.5 V.



## 9.4 Device Functional Modes

## 9.4.1 Power Save Mode Operation

As the load current decreases, the converters enter power save mode operation. During power save mode the converters operate in a burst mode (PFM mode) with a frequency between 1.125 MHz and 2.25 MHz for one burst cycle. However, the frequency between different burst cycles depends on the actual load current and is typically far less than the switching frequency, with a minimum guiescent current to maintain high efficiency.

To optimize the converter efficiency at light load, the average current is monitored, and if in PWM mode, the inductor current remains below a certain threshold before the device enters power save mode. The typical threshold to enter power save mode can be calculated in Equation 1, Equation 2, and Equation 3:

$$I_{PFMDCDC1enter} = \frac{VINDCDC 1}{24\Omega}$$
(1)  

$$I_{PFMDCDC2enter} = \frac{VINDCDC 2}{26\Omega}$$
(2)  

$$I_{PFMDCDC3leave} = \frac{VINDCDC 3}{39\Omega}$$
(3)

During power save mode the output voltage is monitored with a comparator and by maximum skip burst width. As the output voltage falls below the threshold, set to the nominal  $V_0$ , the P-channel switch turns on and the converter effectively delivers a constant current as defined in Equation 4, Equation 5, and Equation 6.

$$I_{PFMDCDC1leave} = \frac{VINDCDC 1}{18\Omega}$$
(4)  

$$I_{PFMDCDC2leave} = \frac{VINDCDC 2}{20\Omega}$$
(5)  

$$I_{PFMDCDC3enter} = \frac{VINDCDC 3}{29\Omega}$$
(6)

If the load is below the delivered current then the output voltage rises until the same threshold is crossed in the other direction. All switching activity ceases, reducing the quiescent current to a minimum until the output voltage has again dropped below the threshold. The power save mode is exited, and the converter returns to PWM mode if either of the following conditions are met:

- 1. The output voltage drops 2% below the nominal  $V_O$  due to increased load current
- 2. The PFM burst time exceeds  $16 \times 1 / \text{fs}$  (7.1 µs typical)

These control methods reduce the quiescent current to typically 14 µA per converter and the switching activity to a minimum thus achieving the highest converter efficiency. Setting the comparator thresholds at the nominal output voltage at light-load current results in a very low output voltage ripple. The ripple depends on the comparator delay and the size of the output capacitor; increasing capacitor values makes the output ripple tend to zero. Power save mode can be disabled by pulling the MODE pin high. This forces all DC–DC converters into fixed-frequency PWM mode.

## 9.4.2 Soft-Start

Each of the three converters has an internal soft-start circuit that limits the inrush current during start-up. The soft-start is realized by using a very low current to initially charge the internal compensation capacitor. The soft-start time is typically 750  $\mu$ s if the output voltage ramps from 5% to 95% of the final target value. If the output is already precharged to some voltage when the converter is enabled, then this time is reduced proportionally. There is a short delay of typically 170  $\mu$ s between the converter being enabled and switching activity actually starting. This is to allow the converter to bias itself properly, to recognize if the output is precharged, and if so, to prevent discharging of the output while the internal soft-start ramp catches up with the output voltage.

## 9.4.3 100% Duty Cycle Low-Dropout Operation

The TPS65024x converters offer a low input-to-output voltage difference while still maintaining operation with the use of the 100% duty cycle mode. In this mode the P-channel switch is constantly turned on. This is particularly useful in battery-powered applications to achieve the longest operation time by taking full advantage of the whole battery voltage range. The minimum input voltage required to maintain DC regulation depends on the load current and output voltage and can be calculated in Equation 7.

Product Folder Links: TPS650240 TPS650241 TPS650242 TPS650243 TPS650244 TPS650245

Copyright © 2007–2016, Texas Instruments Incorporated

(7)

## **Device Functional Modes (continued)**

 $Vin_{min} = Vout_{min} + Iout_{max} \times (RDSon_{max} + R_L)$ 

where

- lout<sub>max</sub> = Maximum load current (note: ripple current in the inductor is zero under these conditions)
- RDSon<sub>max</sub> = Maximum P-channel switch RDSon
- R<sub>L</sub> = DC resistance of the inductor
- Vout<sub>min</sub> = Nominal output voltage minus 2% tolerance limit

### 9.4.4 Low-Dropout Voltage Regulators

The low-dropout voltage regulators are designed to operate well with low-value ceramic input and output capacitors. They operate with input voltages down to 1.5 V. The LDOs offer a maximum dropout voltage of 300 mV at the rated output current. Each LDO sports a current limit feature. Both LDOs are enabled by the EN\_LDO pin. The LDOs also have reverse conduction prevention. This allows the possibility to connect external regulators in parallel in systems with a backup battery. The TPS65024x step-down and LDO voltage regulators automatically power down when the V<sub>CC</sub> voltage drops below the UVLO threshold or when the junction temperature rises above 160°C.

### 9.4.5 Undervoltage Lockout

The undervoltage lockout circuit for the five regulators on the TPS65024x prevents the device from malfunctioning at low input voltages and from excessive discharge of the battery. It disables the converters and LDOs. The UVLO circuit monitors the  $V_{CC}$  pin; the threshold is set internally to 2.35 V with 5% (120 mV) hysteresis.

#### NOTE

When any of the DC–DC converters are running there is an input current at the  $V_{CC}$  pin, which can be up to 3 mA when all three converters are running in PWM mode. Take this current into consideration if an external RC filter is used at the  $V_{CC}$  pin to remove switching noise from the TPS65024x internal analog circuitry supply.

See V<sub>CC</sub> Filter for details on the external RC filter.

## 9.4.6 Power-Up Sequencing

The TPS65024x power-up sequencing is designed to be entirely flexible and customer driven; this is achieved simply by providing separate enable pins for each switch-mode converter and a common enable signal for LDO1 and LDO2. The relevant control pins are described in Table 2.

| PIN NAME | INPUT/<br>OUTPUT | FUNCTION                                                                                                                                             |
|----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| DEFDCDC3 | ļ                | Defines the default voltage of the VDCDC3 switching converter. See Table 3 for details.                                                              |
| DEFDCDC2 | Ι                | Defines the default voltage of the VDCDC2 switching converter. DEFDCDC2 = 0 defaults VDCDC2 to 1.8 V, DEFDCDC2 = $V_{CC}$ defaults VDCDC2 to 2.5 V.  |
| DEFDCDC1 | I                | Defines the default voltage of the VDCDC1 switching converter. DEFDCDC1 = 0 defaults VDCDC1 to 2.80 V, DEFDCDC1 = $V_{CC}$ defaults VDCDC1 to 3.3 V. |
| EN_DCDC3 | I                | Set EN_DCDC3 = 0 to disable or EN_DCDC3 = 1 to enable the VDCDC3 converter                                                                           |
| EN_DCDC2 | I                | Set EN_DCDC2 = 0 to disable or EN_DCDC2 = 1 to enable the VDCDC2 converter                                                                           |
| EN_DCDC1 | I                | Set EN_DCDC1 = 0 to disable or EN_DCDC1 = 1 to enable the VDCDC1 converter                                                                           |

#### **Table 2. Control Pins for DCDC Converters**

## 9.4.7 PWRFAIL

The PWRFAIL signal is generated by a voltage detector at the PWRFAIL\_SNS input. The input signal is compared to a 1-V threshold (falling edge) with 5% (50 mV) hysteresis. PWRFAIL is an open-drain output which is actively low when the input voltage at PWRFAIL\_SNS is below the threshold.

Product Folder Links: TPS650240 TPS650241 TPS650242 TPS650243 TPS650244 TPS650245

<sup>20</sup> Submit Documentation Feedback Copyright © 2007–2016, Texas Instruments Incorporated



# 10 Application and Implementation

## NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## **10.1** Application Information

## 10.1.1 Output Voltage Selection

The DEFDCDC1, DEFDCDC2, and DEFDCDC3 pins are used to set the output voltage for each step-down converter. See Table 3 for the default voltages if the pins are pulled to GND or to  $V_{CC}$ .

| PI       | N            | LEVEL           | DEFAULT OUTPUT VOLTAGE |
|----------|--------------|-----------------|------------------------|
| DEFDCDC1 | All versions | V <sub>CC</sub> | 3.3 V                  |
| DEFDCDCT | All versions | GND             | 2.80 V                 |
|          |              | V <sub>CC</sub> | 2.5 V                  |
| DEFDCDC2 | All versions | GND             | 1.8 V                  |
|          | TD2650240    | V <sub>CC</sub> | 1.3 V                  |
|          | TPS650240    | GND             | 1.0 V                  |
|          | TPS650241    | V <sub>CC</sub> | 1.375 V                |
|          |              | GND             | 0.9 V                  |
|          |              | V <sub>CC</sub> | 1.5 V                  |
| DEFDCDC3 | TPS650242    | GND             | 1.0 V                  |
| DEFDCDC3 | TD9650242    | V <sub>CC</sub> | 1.2 V                  |
|          | TPS650243    | GND             | 1.0 V                  |
|          | TDOGGODAA    | V <sub>CC</sub> | 1.6 V                  |
|          | TPS650244    | GND             | 1.55 V                 |
|          | TPS650245    | V <sub>CC</sub> | 1.1 V                  |
|          | 1 - 3030245  | GND             | 0.9 V                  |

Table 3. Voltage Options

If a different voltage is needed, an external resistor divider can be added to the DEFDCDC1 or DEFDCDC2 pin as shown in Figure 18.



Figure 18. External Resistor Divider Diagram

When a resistor divider is connected to DEFDCDC1 or DEFDCDC2, the output voltage can be set from 0.6 V up to the input voltage V<sub>bat</sub>. The total resistance (R1 + R2) of the voltage divider must be kept in the 1-M $\Omega$  range to maintain a high efficiency at light load. Detailed calculations for selecting these resistance values are presented in Equation 8 and Equation 9, where  $V_{\text{DEFDCDCx}} = 0.6 \text{ V}$ .

$$V_{OUT} = V_{DEFDCDCx} \times \frac{R1 + R2}{R2}$$
(8)
$$R1 = R2 \left( \frac{V_{OUT}}{V_{DEFDCDCx}} \right) - R2$$
(9)

## 10.1.2 Voltage Change on VDCDC3

The output voltage of VDCDC3 can be changed during operation from, for example, 1.0 V to 1.3 V (TPS650240), and back. While the output voltage at VDCDC1 and VDCDC2 is fixed after the device exits undervoltage lockout (UVLO), the status of the DEFDCDC3 pin is sensed during operation and the voltage is changed as soon as the logic level on this pin changes from low to high or vice versa. Therefore it is not possible to connect a resistor divider to DEFDCDC3 and set a voltage different from the predefined voltages.

### 10.1.3 Vdd\_alive Output

The Vdd\_alive LDO is typically connected to a logic input of an external device or application processor, and is capable of providing an output voltage of 1.2 V at 30 mA. For the TPS650245, the output voltage for vdd alive is set to 1.1 V. TI recommends adding a capacitor of 2.2 µF minimum to the Vdd\_alive pin. The LDO can be disabled by pulling the EN\_Vdd\_alive pin to GND.

## 10.1.4 LDO1 and LDO2

The LDOs in the TPS65024x are general-purpose LDOs which are stable using ceramics capacitors. The minimum output capacitance required is 2.2 µF. The LDOs output voltage can be changed to different voltages between 1.0 V and Vin using an external resistor divider. Therefore they can also be used as general-purpose LDOs in the application. The supply voltage for the LDOs needs to be connected to the VINLDO pin, giving the flexibility to connect the lowest voltage available in the system and therefore providing the highest efficiency.

The total resistance (R5 + R6) of the voltage divider must be kept in the 1-M $\Omega$  range to maintain high efficiency at light load. Detailed calculations for selecting these resistance values are presented in Equation 10 and Equation 11, where  $V_{FBLDOx}$  = 1.0 V.

| $V_{OUT} = V_{FBLDOx} \times \frac{R5 + R6}{R6}$              | (10) |
|---------------------------------------------------------------|------|
| $R5 = R6 \times \left(\frac{V_{OUT}}{V_{FBLDOx}}\right) - R6$ | (11) |

## 10.1.5 V<sub>CC</sub> Filter

An RC filter connected at the V<sub>CC</sub> input is recommended to prevent noise from entering the internal supply used for the bandgap and other analog circuitry. A typical value of 1  $\Omega$  and 1  $\mu$ F is used to filter the switching spikes, generated by the DC–DC converters. A larger resistor than 10  $\Omega$  must not be used because the current into V<sub>CC</sub> of up to 2.5 mA causes a voltage drop at the resistor causing the undervoltage lockout circuitry connected at V<sub>CC</sub> internally to switch off too early.





## **10.2 Typical Applications**

### 10.2.1 Typical Configuration for the Samsung Processor S3C6400-533MHz

The typical configuration for the Samsung processor S3C6400-533-MHz is shown in Figure 19. This application uses only the default output values for the step-down converters, specifying regulation targets with high and low logic on the DEFDCDCx pins.





## **Typical Applications (continued)**

### 10.2.1.1 Design Requirements

Each step-down converter requires an input decoupling capacitor, an output inductor, and an output filter capacitor. Desired output voltages must be configured through appropriate DEFDCDCx voltages, and all components must be selected to handle the maximum output currents, as well as any transient or ripple specifications that may be required for the expected loads.

The LDOs must have a decoupling capacitor on the input voltage pin, and a dedicated filter capacitor on each LDO output.

### 10.2.1.2 Detailed Design Procedure

#### 10.2.1.2.1 Inductor Selection for the DC-DC Converters

The three converters operate with 2.2-µH output inductors. Larger or smaller inductor values can be used to optimize performance of the device for specific conditions. The selected inductor has to be rated for its DC resistance and saturation current. The DC resistance of the inductor influences directly the efficiency of the converter. Therefore, an inductor with the lowest DC resistance must be selected for the highest efficiency.

For a fast transient response, a 2.2- $\mu$ H inductor in combination with a 22- $\mu$ F output capacitor is recommended. For an output voltage above 2.8 V, an inductor value of 3.3  $\mu$ H minimum is required. Lower values result in an increased output voltage ripple in PFM mode. The minimum inductor value is 1.5  $\mu$ H, but an output capacitor of 22  $\mu$ F minimum is needed in this case.

Equation 12 calculates the maximum inductor current under static load conditions. The saturation current of the inductor must be rated higher than the maximum inductor current as calculated with Equation 12. This is recommended because during heavy-load transient, the inductor current rises above the calculated value.

$$\Delta I_{L} = Vout \times \frac{1 - \frac{Vout}{Vin}}{L \times f} \qquad I_{Lmax} = I_{outmax} + \frac{\Delta I_{L}}{2}$$

where

• f = Switching frequency (2.25 MHz typical)

- L = Inductor value
- $\Delta I_{L} = Peak-to-peak inductor ripple current$
- I<sub>Lmax</sub> = Maximum inductor current

The highest inductor current occurs at maximum Vin.

Open-core inductors have a soft saturation characteristic and they can usually handle higher inductor currents versus a comparable shielded inductor.

A more conservative approach is to select the inductor current rating just for the maximum switch current of the corresponding converter. Consideration must be given to the difference in the core material from inductor to inductor which has an impact on efficiency especially at high switching frequencies.

#### 10.2.1.2.2 Output Capacitor Selection

The advanced fast response voltage mode control scheme of the inductive converters implemented in the TPS65024x allows the use of small ceramic capacitors with a typical value of 10  $\mu$ F for each converter, without having large output voltage under and overshoots during heavy load transients. Ceramic capacitors having low ESR values have the lowest output voltage ripple and are recommended.

If ceramic output capacitors are used, the capacitor RMS ripple current rating will always meet the application requirements. For completeness, the RMS ripple current is calculated as Equation 13:

$$I_{\text{RMSCout}} = \text{Vout} \times \frac{1 - \frac{\text{Vout}}{\text{Vin}}}{L \times f} \times \frac{1}{2 \times \sqrt{3}}$$

(13)

(12)

At nominal load current the inductive converters operate in PWM mode and the overall output voltage ripple is the sum of the voltage spike caused by the output capacitor ESR plus the voltage ripple caused by charging and discharging the output capacitor:



## **Typical Applications (continued)**

$$\Delta \text{Vout} = \text{Vout} \times \frac{1 - \frac{\text{Vout}}{\text{Vin}}}{\text{L} \times f} \times \left(\frac{1}{8 \times \text{Cout} \times f} + \text{ESR}\right)$$

where

• the highest output voltage ripple occurs at the highest input voltage, Vin (14)

At light-load currents the converters operate in power save mode and output voltage ripple is dependent on the output capacitor value. The output voltage ripple is set by the internal comparator delay and the external capacitor. Typical output voltage ripple is less than 1% of the nominal output voltage.

## 10.2.1.2.3 Input Capacitor Selection

Because of the nature of the buck converter having a pulsating input current, a low ESR input capacitor is required for best input voltage filtering and minimizing interference with other circuits caused by high input voltage spikes. Each DC–DC converter requires a 10- $\mu$ F ceramic input capacitor on its input pin VINDCDCx. The input capacitor can be increased without any limit for better input voltage filtering. The V<sub>CC</sub> pin must be separated from the input for the DC–DC converters. A filter resistor of up to 10  $\Omega$  and a 1- $\mu$ F capacitor must be used for decoupling the V<sub>CC</sub> pin from switching noise.

**NOTE** The filter resistor may affect the UVLO threshold since up to 3 mA can flow through this

resistor into the V<sub>CC</sub> pin when all converters are running in PWM mode.

## 10.2.1.3 Application Curves



TEXAS INSTRUMENTS

www.ti.com

# **Typical Applications (continued)**

# 10.2.2 Typical Configuration for the Titan 2 Processor

The typical configuration for the Titan processor is shown in Figure 22. This application highlights the ability to increase the voltage on DCDC3 by using a single external resistor.



Figure 22. Titan Processor Configuration

## 10.2.2.1 Design Requirements

Each step-down converter requires an input decoupling capacitor, an output inductor, and an output filter capacitor. Desired output voltages must be configured through appropriate DEFDCDCx voltages, and all components must be selected to handle the maximum output currents, as well as any transient or ripple specifications that may be required for the expected loads.



## **Typical Applications (continued)**

TPS650240, TPS650241, TPS650242 TPS650243, TPS650244, TPS650245 SLVS774C – JUNE 2007 – REVISED JANUARY 2016

The LDOs must have a decoupling capacitor on the input voltage pin, and a dedicated filter capacitor on each LDO output.

## 10.2.2.2 Detailed Design Procedure

Refer to the Samsung Processor Detailed Design Procedure for full design procedure details.

As only DCDC2 on the TPS650244 is capable of supporting a sufficient core current up to 1.6 A, a resistive divider is first implemented on DEFDCDC2 to produce this required 1.2-V rail. DCDC3 is then modified to support the memory voltage of 1.8 V. As DCDC3 cannot support 1.8 V from a default configuration, the output voltage is first programmed to a lower value, in this case 1.6 V, by setting DEFDCDC3 = HIGH. Even though DCDC3 does not support an external resistor divider on DEFDCDC3, it can still be tricked into regulating a higher output voltage of 1.8 V by presenting the VDCDC3 feedback pin with 200 mV less than the original target of 1.6 V. The internal resistance at VDCDC3 when programmed to 1.6 V is 480 k $\Omega$ , so the external resistance needed to drop 200 mV within the feedback path and increase the output voltage from 1.6 V to 1.8 V is 60 k $\Omega$  (62 k $\Omega$ ).

## **11** Power Supply Recommendations

To avoid damaging the device, ensure all applied voltages to the pins do not exceed the absolute maximums listed in *Absolute Maximum Ratings*. Input voltage to the LDOs must be at least 300 mV higher than the largest LDO output voltage to accommodate for the maximum dropout voltage. As power supply requirements varies across applications, consider the expected output voltages and the maximum load currents of each regulator when determining a minimum required current rating for an acceptable power supply.

# 12 Layout

## 12.1 Layout Guidelines

- The input capacitors for the DC-DC converters must be placed as close as possible to the VINDCDCx and V<sub>CC</sub> pins.
- The inductor of the output filter must be placed as close as possible to the device to provide the shortest switch node possible, reducing the noise emitted into the system and increasing the efficiency.
- Sense the feedback voltage of the output at the output capacitors to ensure the best DC accuracy. Feedback
  must be routed away from noisy sources such as the inductor. If possible route on the opposite side from the
  switch node and inductor and place a GND plane between the feedback and the noisy sources or a keep-out
  underneath them entirely.
- Place the output capacitors as close as possible to the inductor to reduce the feedback loop. This ensures the best regulation at the feedback point.
- Place the device as close as possible to the most demanding or sensitive load. The output capacitors must be placed close to the input of the load. This ensures the best AC performance possible.
- The input and output capacitors for the LDOs must be placed close to the device for best regulation performance.
- Use vias to connect thermal pad to ground plane.
- A common ground plane is recommended for the layout of this device. The AGND can be separated from the PGND, but a large low-parasitic PGND is required to connect the PGNDx pins to the CIN and external PGND connections. If the AGND and PGND planes are separated, have one connection point to reference the grounds together. Place this connection point close to the IC.

## 12.2 Layout Example



## Figure 23. Layout Diagram



## **13 Device and Documentation Support**

## 13.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS     | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT &<br>COMMUNITY |
|-----------|----------------|--------------|------------------------|---------------------|------------------------|
| TPS650240 | Click here     | Click here   | Click here             | Click here          | Click here             |
| TPS650241 | Click here     | Click here   | Click here             | Click here          | Click here             |
| TPS650242 | Click here     | Click here   | Click here             | Click here          | Click here             |
| TPS650243 | Click here     | Click here   | Click here             | Click here          | Click here             |
| TPS650244 | Click here     | Click here   | Click here             | Click here          | Click here             |
| TPS650245 | Click here     | Click here   | Click here             | Click here          | Click here             |

### Table 4. Related Links

## **13.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 13.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 13.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 13.5 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPS650240RHBR    | ACTIVE        | VQFN         | RHB                | 32   | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | TPS<br>650240           | Samples |
| TPS650240RHBT    | ACTIVE        | VQFN         | RHB                | 32   | 250            | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | TPS<br>650240           | Samples |
| TPS650241RHBR    | ACTIVE        | VQFN         | RHB                | 32   | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | TPS<br>650241           | Samples |
| TPS650241RHBT    | ACTIVE        | VQFN         | RHB                | 32   | 250            | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | TPS<br>650241           | Samples |
| TPS650242RHBT    | ACTIVE        | VQFN         | RHB                | 32   | 250            | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | TPS<br>650242           | Samples |
| TPS650243RHBR    | ACTIVE        | VQFN         | RHB                | 32   | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | TPS<br>650243           | Samples |
| TPS650243RHBT    | ACTIVE        | VQFN         | RHB                | 32   | 250            | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | TPS<br>650243           | Samples |
| TPS650244RHBR    | ACTIVE        | VQFN         | RHB                | 32   | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | TPS<br>650244           | Samples |
| TPS650244RHBT    | ACTIVE        | VQFN         | RHB                | 32   | 250            | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | TPS<br>650244           | Samples |
| TPS650245RHBR    | ACTIVE        | VQFN         | RHB                | 32   | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | TPS<br>650245           | Samples |
| TPS650245RHBT    | ACTIVE        | VQFN         | RHB                | 32   | 250            | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | TPS<br>650245           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.



# PACKAGE OPTION ADDENDUM

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS650241, TPS650243, TPS650244 :

• Automotive : TPS650241-Q1, TPS650243-Q1, TPS650244-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



Texas

STRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS650240RHBR              | VQFN            | RHB                | 32 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |
| TPS650240RHBR              | VQFN            | RHB                | 32 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS650240RHBT              | VQFN            | RHB                | 32 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS650240RHBT              | VQFN            | RHB                | 32 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |
| TPS650241RHBR              | VQFN            | RHB                | 32 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |
| TPS650241RHBT              | VQFN            | RHB                | 32 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |
| TPS650242RHBT              | VQFN            | RHB                | 32 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |
| TPS650243RHBR              | VQFN            | RHB                | 32 | 3000 | 330.0                    | 12.4                     | 5.25       | 5.25       | 1.1        | 8.0        | 12.0      | Q2               |
| TPS650243RHBT              | VQFN            | RHB                | 32 | 250  | 180.0                    | 12.5                     | 5.25       | 5.25       | 1.1        | 8.0        | 12.0      | Q2               |
| TPS650244RHBR              | VQFN            | RHB                | 32 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |
| TPS650244RHBT              | VQFN            | RHB                | 32 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |
| TPS650245RHBR              | VQFN            | RHB                | 32 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |
| TPS650245RHBT              | VQFN            | RHB                | 32 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |



# PACKAGE MATERIALS INFORMATION

24-Mar-2023



| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS650240RHBR | VQFN         | RHB             | 32   | 3000 | 356.0       | 356.0      | 35.0        |
| TPS650240RHBR | VQFN         | RHB             | 32   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS650240RHBT | VQFN         | RHB             | 32   | 250  | 210.0       | 185.0      | 35.0        |
| TPS650240RHBT | VQFN         | RHB             | 32   | 250  | 210.0       | 185.0      | 35.0        |
| TPS650241RHBR | VQFN         | RHB             | 32   | 3000 | 356.0       | 356.0      | 35.0        |
| TPS650241RHBT | VQFN         | RHB             | 32   | 250  | 210.0       | 185.0      | 35.0        |
| TPS650242RHBT | VQFN         | RHB             | 32   | 250  | 210.0       | 185.0      | 35.0        |
| TPS650243RHBR | VQFN         | RHB             | 32   | 3000 | 338.0       | 355.0      | 50.0        |
| TPS650243RHBT | VQFN         | RHB             | 32   | 250  | 338.0       | 355.0      | 50.0        |
| TPS650244RHBR | VQFN         | RHB             | 32   | 3000 | 356.0       | 356.0      | 35.0        |
| TPS650244RHBT | VQFN         | RHB             | 32   | 250  | 210.0       | 185.0      | 35.0        |
| TPS650245RHBR | VQFN         | RHB             | 32   | 3000 | 356.0       | 356.0      | 35.0        |
| TPS650245RHBT | VQFN         | RHB             | 32   | 250  | 210.0       | 185.0      | 35.0        |

# **RHB 32**

5 x 5, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RHB0032E**



# **PACKAGE OUTLINE**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RHB0032E**

# **EXAMPLE BOARD LAYOUT**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RHB0032E**

# **EXAMPLE STENCIL DESIGN**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated