

# UC1825B-SP Class-V, Radiation Hardened High-Speed PWM Controller

# **1** Features

- QML-V qualified, SMD 5962-8768106
- 5962**R**8768106VYC:
  - Radiation hardness assurance (RHA) up to 100-krad(Si) total ionizing dose (TID)<sup>1</sup>
- Compatible with voltage- or current-mode topologies
- Practical operation switching frequencies to 1 MHz
- 50-ns propagation delay-to-output
- High-current dual totem pole outputs (2-A peak)
- Wide bandwidth error amplifier
- · Fully latched logic with double-pulse suppression
- Pulse-by-pulse current limiting
- Soft start/maximum duty-cycle control
- Undervoltage lockout with hysteresis
- Low start-up current (1.1 mA)

# 2 Applications

- Radiation-hardened DC-DC converters
- Satellite buses and payloads
- Communications payload
- Optical imaging payload
- Radar imaging payload
- Space launch vehicles
- Supports various topologies:
  - Flyback, forward, buck, boost
  - Push-pull, half-bridge, full-bridge with external interface circuit



#### **Block Diagram**

# **3 Description**

The UC1825B-SP PWM control device is optimized for high-frequency switched mode power supply applications. Particular care was given to minimizing propagation delays through the comparators and logic circuitry while maximizing bandwidth and slew rate of the error amplifier. This controller is designed for use in either current-mode or voltage mode systems with the capability for input voltage feed-forward.

Protection circuitry includes a current limit comparator with a 1-V threshold, a TTL compatible shutdown port, and a soft start pin which will double as a maximum duty-cycle clamp. The logic is fully latched to provide jitter-free operation and prohibit multiple pulses at an output. An undervoltage lockout section with 800 mV of hysteresis assures low start up current. During undervoltage lockout, the outputs are high impedance.

This device features totem pole outputs designed to source and sink high peak currents from capacitive loads, such as the gate of a power MOSFET. The onstate is designed as a high level.

| L                          | pevice informatio                             |                    |
|----------------------------|-----------------------------------------------|--------------------|
| PART NUMBER <sup>(1)</sup> | GRADE <sup>(2)</sup>                          | PACKAGE            |
| 5962R8768106VYC            | Flight grade QMLV-<br>RHA 100 krad(Si)        | CFP (16)           |
| UC1825BHKT/EM              | Engineering<br>samples <sup>(3)</sup>         | 10.16 mm x 7.10 mm |
| 5962R8768106V9A            | Flight grade QMLV-<br>RHA KGD 100<br>krad(Si) | Die                |

#### **Device Information**

(1) For all available packages, see the orderable addendum at the end of the data sheet.

(2) For additional information about part grade, view SLYB235.

(3) These units are intended for engineering evaluation only. They are processed to a noncompliant flow. These units are not suitable for qualification, production, radiation testing or flight use. Parts are not warranted for performance over the full MIL specified temperature range of -55°C to 125°C or operating life.

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

<sup>&</sup>lt;sup>1</sup> Radiation tolerance is a typical value based upon initial device qualification with dose rate = 10 mrad(Si)/s. Radiation Lot Acceptance Testing is available - contact factory for details.



# **Table of Contents**

| 1 Features                           | 1              | 8 Application and Implementation               | 14 |
|--------------------------------------|----------------|------------------------------------------------|----|
| 2 Applications                       | 1              | 8.1 Application Information                    |    |
| 3 Description                        |                | 8.2 Typical Application                        |    |
| 4 Revision History                   |                | 8.3 Application Curves                         |    |
| 5 Pin Configuration and Functions    | 3              | 9 Power Supply Recommendations                 | 26 |
| 6 Specifications                     | 6              | 10 Layout                                      | 26 |
| 6.1 Absolute Maximum Ratings         |                | 10.1 Layout Guidelines                         |    |
| 6.2 ESD Ratings                      |                | 10.2 Layout Example                            |    |
| 6.3 Recommended Operating Conditions | <mark>6</mark> | 11 Device and Documentation Support            | 28 |
| 6.4 Thermal Information              | 7              | 11.1 Documentation Support                     | 28 |
| 6.5 Electrical Characteristics       | 7              | 11.2 Receiving Notification of Documentation U |    |
| 6.6 Typical Characteristics          | <mark>8</mark> | 11.3 Support Resources                         |    |
| 7 Detailed Description               |                | 11.4 Trademarks                                |    |
| 7.1 Overview                         |                | 11.5 Electrostatic Discharge Caution           |    |
| 7.2 Functional Block Diagram         | 9              | 11.6 Glossary                                  |    |
| 7.3 Feature Description.             |                | 12 Mechanical, Packaging, and Orderable        |    |
| 7.4 Device Functional Modes          |                | Information                                    |    |
|                                      |                |                                                |    |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from Revision * (April 2019) to Revision A (December 2020)                                | Page |
|---|--------------------------------------------------------------------------------------------------|------|
| • | Updated the numbering format for tables, figures, and cross-references throughout the document   | 1    |
| • | Added Bare Die Information table to Pin Configuration and Functions section                      | 3    |
| • | Added UC1825B-SP Bare Die Pin Number Locations figure to Pin Configuration and Functions section | 3    |
| • | Added Bond Pad Coordinates in Microns table to Pin Configuration and Functions section           | 3    |
| • | Updated Synchronization section                                                                  | 10   |



# **5** Pin Configuration and Functions



### Figure 5-1. HKT Package 16-Pin CFP Top View

#### Table 5-1. Pin Functions

| NAME    | NO. | I/O | DESCRIPTION                                                                                                                                                                                                                                                      |
|---------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK     | 4   | 0   | Output of the internal oscillator.                                                                                                                                                                                                                               |
| СТ      | 6   | I   | Timing capacitor connection pin for oscillator frequency programming. The timing capacitor should be connected to the device ground using minimal trace length.                                                                                                  |
| EAOUT   | 3   | 0   | Output of the error amplifier for compensation.                                                                                                                                                                                                                  |
| GND     | 10  | _   | Analog ground return pin.                                                                                                                                                                                                                                        |
| ILIM/SD | 9   | I   | Input to the current limit comparator and the shutdown comparator.                                                                                                                                                                                               |
| INV     | 1   | I   | Inverting input to the error amplifier.                                                                                                                                                                                                                          |
| NI      | 2   | I   | Non-inverting input to the error amplifier.                                                                                                                                                                                                                      |
| OUTA    | 11  | 0   | High-current totem pole output A of the on-chip drive stage.                                                                                                                                                                                                     |
| OUTB    | 14  | 0   | High-current totem pole output B of the on-chip drive stage.                                                                                                                                                                                                     |
| PGND    | 12  | _   | Ground return pin for the output driver stage.                                                                                                                                                                                                                   |
| RAMP    | 7   | I   | Non-inverting input to the PWM comparator with 1.25-V internal input offset. In voltage mode operation this serves as the input voltage feed-forward function by using the CT ramp. In peak current mode operation, this serves as the slope compensation input. |
| RT      | 5   | I   | Timing resistor connection pin for oscillator frequency programming.                                                                                                                                                                                             |
| SS      | 8   | I   | Soft-start input pin which also doubles as the maximum duty cycle clamp.                                                                                                                                                                                         |
| VC      | 13  | _   | Power supply pin for the output stage. This pin should be bypassed with a 0.1-µF monolithic ceramic low ESL capacitor with minimal trace lengths.                                                                                                                |
| VCC     | 15  | _   | Power supply pin for the device. This pin should be bypassed with a $0.1$ - $\mu$ F monolithic ceramic low ESL capacitor with minimal trace lengths.                                                                                                             |
| VREF    | 16  | 0   | 5.1-V reference. For stability, the reference should be bypassed with a $0.1-\mu F$ monolithic ceramic low ESL capacitor and minimal trace length to the ground plane.                                                                                           |



|               | Table                 | e 5-2. Bare Die Informa | ation                                   |                      |
|---------------|-----------------------|-------------------------|-----------------------------------------|----------------------|
| DIE THICKNESS | BACKSIDE FINISH       | BACKSIDE POTENTIAL      | BOND PAD<br>METALLIZATIO<br>COMPOSITION | N BOND PAD THICKNESS |
| 15 mils       | Backgrind Si - Finish | GND                     | AlCu                                    | 2000 nm              |
|               | 2                     | 1                       | 16                                      | 5                    |
|               | 4                     |                         | 14                                      |                      |
|               | 5                     | 13                      | 12                                      | 3251.2               |
|               | 6                     |                         | 11                                      |                      |
|               | 7 8                   | 2406                    | 9                                       | 10                   |
| -             |                       | 2440.9                  |                                         |                      |

\_ \_ \_ . . . . \_. ...

Figure 5-2. UC1825B-SP Bare Die Pin Number Locations



| Table 5-3. Bond Pad Coordinates in Microns |            |         |         |         |         |
|--------------------------------------------|------------|---------|---------|---------|---------|
| DESCRIPTION                                | PAD NUMBER | X MIN   | Y MIN   | X MAX   | Y MAX   |
| INV                                        | 1          | 962.66  | 2933.7  | 1064.26 | 3035.3  |
| NI                                         | 2          | 754.38  | 2938.78 | 855.98  | 3040.38 |
| EAOUT                                      | 3          | 147.32  | 2451.1  | 248.92  | 2552.7  |
| CLK                                        | 4          | 124.46  | 2052.32 | 226.06  | 2153.92 |
| RT                                         | 9          | 165.1   | 1244.6  | 266.7   | 1346.2  |
| СТ                                         | 10         | 134.62  | 708.66  | 236.22  | 810.26  |
| RAMP                                       | 11         | 429.26  | 167.64  | 530.86  | 269.24  |
| SS                                         | 12         | 594.36  | 167.64  | 695.96  | 269.24  |
| ILIM/SD                                    | 13         | 1681.48 | 307.34  | 1783.08 | 408.94  |
| GND                                        | 15         | 2225.04 | 66.04   | 2326.64 | 167.64  |
| OUTA                                       | 16         | 1879.6  | 751.84  | 1981.2  | 853.44  |
| PGND                                       | 17         | 2153.92 | 1463.04 | 2255.52 | 1564.64 |
| VC                                         | 18         | 1564.64 | 1460.5  | 1666.24 | 1562.1  |
| OUTB                                       | 19         | 1889.76 | 2171.7  | 1991.36 | 2273.3  |
| VCC                                        | 20         | 2207.26 | 2933.7  | 2308.86 | 3035.3  |
| RAMP                                       | 21         | 1874.52 | 3014.98 | 1976.12 | 3116.58 |



# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> <sup>(2)</sup>

|                  |                                            |                | MIN  | MAX | UNIT |
|------------------|--------------------------------------------|----------------|------|-----|------|
|                  | Supply voltage                             | VC, VCC        |      | 30  | V    |
|                  | Output current, source or sink, OUTA, OUTB | DC             |      | 0.5 | Α    |
|                  |                                            | Pulse (0.5 µs) |      | 2.0 | A    |
|                  |                                            | INV, NI, RAMP  | -0.3 | 7   | V    |
|                  | Analog inputs                              | SS, ILIM/SD    | -0.3 | 6   | v    |
|                  | Clock output current                       | CLK            |      | -5  | mA   |
|                  | Error amplifier output current             | EAOUT          |      | 5   | mA   |
|                  | Soft-start sink current                    | SS             |      | 20  | mA   |
|                  | Oscillator charging current                | RT             |      | -5  | mA   |
|                  | Power dissipation                          |                |      | 1   | W    |
|                  | Lead temperature (soldering, 10 seconds)   |                |      | 300 | °C   |
| T <sub>stg</sub> | Storage temperature                        |                | -65  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to GND; all currents are positive into, negative out of part; pin numbers refer to CFP-16 package.

# 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±1000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range ( $T_A = T_J = -55^{\circ}C$  to  $125^{\circ}C$ ), unless otherwise noted.

|                 |                                                         | MIN | MAX | UNIT |
|-----------------|---------------------------------------------------------|-----|-----|------|
| V <sub>CC</sub> | Supply voltage                                          | 10  | 30  | V    |
|                 | Sink/source output current (continuous or time average) | 0   | 100 | mA   |
|                 | Reference load current                                  | 0   | 10  | mA   |



# 6.4 Thermal Information

|                       |                                              | UC1825B-SP |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | HKT (CFP)  | UNIT |
|                       |                                              | 16 PINS    |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 32.2       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 13.8       | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 15.2       | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 7          | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 14.6       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 5          | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application (1) report.

# **6.5 Electrical Characteristics**

| PARAMETERS                            | TEST CONDITIONS                              | MIN   | TYP  | MAX   | UNIT |
|---------------------------------------|----------------------------------------------|-------|------|-------|------|
| REFERENCE                             |                                              |       |      |       |      |
| Output voltage                        | T <sub>J</sub> = 25°C, I <sub>O</sub> = 1 mA | 5.024 | 5.1  | 5.176 | V    |
| Line regulation                       | 10 V < V <sub>CC</sub> < 30 V                |       | 2    | 20    | mV   |
| Load regulation                       | 1 mA < I <sub>O</sub> < 10 mA                |       | 5    | 20    | mV   |
| Total output variation                | Line, load, temperature                      | 5     |      | 5.2   | V    |
| Output noise voltage                  | 10 Hz < f < 10 kHz                           |       | 50   |       | μV   |
| Short-circuit current                 | V <sub>REF</sub> = 0 V                       | -15   | -50  | -100  | mA   |
| OSCILLATOR SECTION                    | I                                            |       |      |       |      |
| Initial accuracy                      | $T_J = 25^{\circ}C$                          | 360   | 400  | 440   | kHz  |
| Voltage stability                     | 10 V < V <sub>CC</sub> < 30 V                |       | 0.2% | 2%    |      |
| Temperature stability                 | $T_{MIN} < T_A < T_{MAX}$                    |       | 5%   | 16%   |      |
| Total variation                       | Line, Temperature                            | 340   |      | 460   | kHz  |
| Clock out high                        |                                              | 3.9   | 4.5  |       | V    |
| Clock out low                         |                                              |       | 2.3  | 2.9   | V    |
| Ramp peak <sup>(1)</sup>              |                                              | 2.6   | 2.8  | 3     | V    |
| Ramp valley <sup>(1)</sup>            |                                              | 0.7   | 1    | 1.25  | V    |
| Ramp valley to peak <sup>(1)</sup>    |                                              | 1.6   | 1.8  | 2.1   | V    |
| ERROR AMPLIFIER                       |                                              |       |      |       |      |
| Input offset voltage                  |                                              |       |      | 10    | mV   |
| Input bias current                    |                                              |       | 0.6  | 3     | μA   |
| Input offset current                  |                                              |       | 0.1  | 1     | μA   |
| Open-loop gain                        | 1 V < V <sub>0</sub> < 4 V                   | 60    | 95   |       | dB   |
| CMRR                                  | 1.5 V < V <sub>CM</sub> < 5.5 V              | 75    | 95   |       | dB   |
| PSRR                                  | 10 V < V <sub>CC</sub> < 30 V                | 85    | 110  |       | dB   |
| Output sink current                   | V <sub>E/AOut</sub> = 1 V                    | 1     | 2.5  |       | mA   |
| Output source current                 | V <sub>E/AOut</sub> = 4 V                    | -0.5  | -1.3 |       | mA   |
| Output high voltage                   | $I_{E/AOut} = -0.5 \text{ mA}$               | 4     | 4.7  | 5.    | V    |
| Output low voltage                    | I <sub>E/AOut</sub> = 1 mA                   | 0     | 0.5  | 1     | V    |
| Gain bandwidth product <sup>(1)</sup> | f = 200 kHz                                  | 5     | 10.5 |       | MHz  |
| Slew rate <sup>(1)</sup>              |                                              | 4     | 9    |       | V/µs |



# 6.5 Electrical Characteristics (continued)

Unless otherwise stated, these specifications apply for  $R_T = 3.65 \text{ k}\Omega$ ,  $C_T = 1 \text{ nF}$ ,  $V_{CC} = 15 \text{ V}$ ,  $-55^{\circ}\text{C} < T_A < 125^{\circ}\text{C}$ ,  $T_A = T_J$ 

| PARAMETERS                          | TEST CONDITIONS                                        | MIN  | ТҮР  | MAX  | UNIT |
|-------------------------------------|--------------------------------------------------------|------|------|------|------|
| PWM COMPARATOR                      | I                                                      |      |      |      |      |
| Ramp bias current                   | V <sub>Ramp</sub> = 0 V                                |      | -1   | -5   | μA   |
| Duty cycle range                    |                                                        | 0%   |      | 80%  |      |
| E/A out zero dc threshold           | V <sub>Ramp</sub> = 0 V                                | 1.1  | 1.25 |      | V    |
| Delay to output <sup>(1)</sup>      |                                                        |      | 50   | 80   | ns   |
| SOFT-START                          |                                                        |      |      |      |      |
| Charge current                      | V <sub>Soft Start</sub> = 0.5 V                        | 3    | 9    | 20   | μA   |
| Discharge current                   | V <sub>Soft Start</sub> = 1 V                          | 1    |      |      | mA   |
| CURRENT LIMIT/SHUTDOWN              |                                                        |      |      |      |      |
| Current limit/shutdown bias current | $0 < V_{ILIM/SD} < 4 V$                                |      |      | 15   | μA   |
| Current limit threshold             |                                                        | 0.9  | 1    | 1.1  | V    |
| Shutdown threshold                  |                                                        | 1.25 | 1.4  | 1.55 | V    |
| Delay to output <sup>(1)</sup>      |                                                        |      | 50   | 80   | ns   |
| OUTPUT                              |                                                        |      |      |      |      |
|                                     | I <sub>OUT</sub> = 20 mA                               |      | 0.25 | 0.4  | V    |
| Low-level output voltage            | I <sub>OUT</sub> = 200 mA                              |      | 1.2  | 2.2  | v    |
| High-level output voltage           | I <sub>OUT</sub> = –20 mA                              | 13   | 13.5 |      | V    |
| High-level output voltage           | I <sub>OUT</sub> = -200 mA                             | 12   | 13   |      | v    |
| Collector leakage                   | V <sub>C</sub> = 30 V                                  |      | 10   | 500  | μA   |
| Rise/fall time <sup>(1)</sup>       | C <sub>L</sub> = 1 nF                                  |      | 30   | 75   | ns   |
| UNDERVOLTAGE LOCKOUT                |                                                        | L L  |      | L    |      |
| Start threshold                     |                                                        | 8.8  | 9.2  | 9.6  | V    |
| UVLO hysteresis                     |                                                        | 0.4  | 0.8  | 1.2  | V    |
| SUPPLY CURRENT SECTION              | ·                                                      | · L  |      |      |      |
| Startup current                     | V <sub>CC</sub> = 8 V                                  |      | 1.1  | 2.5  | mA   |
| Icc                                 | $V_{INV} = V_{Ramp} = V_{ILIM/SD} = 0 V, V_{NI} = 1 V$ |      | 22   | 33   | mA   |

(1) Parameters ensured by design and/or characterization, if not production tested.

# 6.6 Typical Characteristics





# 7 Detailed Description

# 7.1 Overview

UC1825B-SP PWM controller is a radiation hardened version of the standard UC1825 family. Error amplifier gain bandwidth product is 10.5 MHz. Protection circuitry includes a current limit comparator with a 1-V threshold, a TTL compatible shutdown port, and a soft start pin which will double as a maximum duty-cycle clamp. The logic is fully latched to provide jitter-free operation and prohibit multiple pulses at an output. An undervoltage lockout section with 800 mV of hysteresis assures low start up current. During undervoltage lockout, the outputs are high impedance. This device features totem pole outputs designed to source and sink high peak currents from capacitive loads, such as the gate of a power MOSFET. The on state is designed as a high level.

# 7.2 Functional Block Diagram



# 7.3 Feature Description

UC1825B-SP can be configured as current mode controller, used to support various topologies such as forward, flyback, buck, boost and using an external interface circuit will also support half-bridge, full bridge, and push-pull configurations.



#### 7.3.1 Control Methods

Figure 7-1 shows the control methods.





#### 7.3.2 Synchronization

The oscillator can be synchronized by an external pulse inserted in series with the timing capacitor (see Figure 7-2). Program the free running frequency of the oscillator to be 10% to 15% slower than the desired synchronous frequency. The pulse width must be greater than 10 ns and less than half the discharge time of the oscillator. Figure 7-3 shows how to synchronize two ICs, with one as primary and one as secondary. Figure 7-4 shows the waveforms in a primary and secondary configuration.



Figure 7-2. General Oscillator Synchronization





UDG-95112



### 7.3.3 High Current Outputs

Each totem pole output of the UC1825B-SP can deliver a 2-A peak current into a capacitive load. The output can slew a 1000-pF capacitor by 15 V in approximately 20 ns. Separate collector supply (VC) and power ground (PGND) pins help decouple the analog circuitry of the device from the high-power gate drive noise. The use of 3-A Schottky diodes (1N5120, USD245, or equivalent) as shown in the Figure 10-1 from each output to both VC and PGND are recommended. The diodes clamp the output swing to the supply rails, necessary with any type of inductive or capacitive load, typical of a MOSFET gate, as shown in Figure 7-5. Schottky diodes must be used because a low forward voltage drop is required.

Note

Do **not** use standard silicon diodes.





Figure 7-5. Power MOSFET Drive Circuit

# 7.3.4 Open Loop Test Circuit

This test fixture is useful for exercising many functions of this device family and measuring their specifications (see Figure 7-6). As with any wideband circuit, careful grounding and bypass procedures must be followed. TI highly recommends using a ground plane.



Figure 7-6. Open Loop Test Circuit Schematic



# 7.4 Device Functional Modes

The UC1825B-SP is compatible with voltage-mode or current-mode topologies. The UC1825B-SP uses fixed frequency, peak current mode control. An internal oscillator initiates the turn-on of the driver to high-side power switch. The external power switch current is sensed through an external resistor and is compared through internal comparator. The voltage generated at the COMP pin is stepped down through internal resistors. When the sensed current reaches the stepped down COMP voltage, the high-side power switch is turned off.



# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

The oscillator of the UC1825B-SP is a saw tooth (see Figure 8-1). The rising edge is governed by a current controlled by the RT pin and value of capacitance at the CT pin ( $C_{CT}$ ). The falling edge of the sawtooth sets dead time for the outputs. Selection of RT must be done first, based on desired maximum duty cycle (see Figure 8-3). CT can then be chosen based on the desired frequency (RT) and D<sub>MAX</sub> (see Figure 8-2). Equation 1 shows the design equations.

$$R_{T} = \frac{3 V}{(10 \text{ mA}) \times (1 - D_{MAX})} \qquad C_{T} = \frac{(1.6 \times D_{MAX})}{(R_{T} \times f)}$$
(1)

Recommended values for R<sub>T</sub> range from 1 k $\Omega$  to 100 k $\Omega$ . Control of D<sub>MAX</sub> less than 70% is not recommended.



Figure 8-1. Oscillator





# **8.2 Typical Application**

The UC1825B-SP as a dual output controller that has integrated drivers for a push-pull topology and can be used for half bridge and full bridge applications by using external high side drivers. While the UC1825B-SP originally supported voltage mode topologies, the device with minimal external components can support current mode topologies as well. The RAMP pin is used for the input current sense and the ILIM pin is used as the current limit pin. External components are needed to ensure slope compensation is implemented.



Figure 8-4. Typical Application

#### Table 8-1. Design Parameters

| PARAMETER                         | SPECIFICATIONS |  |  |  |  |  |  |
|-----------------------------------|----------------|--|--|--|--|--|--|
| Input Power Supply                | 22 to 48 VDC   |  |  |  |  |  |  |
| Output Voltage                    | 5 VDC          |  |  |  |  |  |  |
| Output Current                    | 0 to 10 A      |  |  |  |  |  |  |
| Output Current Pre-load           | 0.5 mA         |  |  |  |  |  |  |
| Operating Temperature             | 25°C           |  |  |  |  |  |  |
| Switching Frequency of UC1825B-SP | 215 kHz        |  |  |  |  |  |  |
| Peak Input Current Limit          | 7 A            |  |  |  |  |  |  |
| Bandwidth                         | ~5 kHz         |  |  |  |  |  |  |
| Phase Margin                      | ~80°           |  |  |  |  |  |  |

### 8.2.1 System Design Theory

#### 8.2.1.1 Switching Frequency

Choosing a switching frequency has a trade off between efficiency and bandwidth. Higher switching frequencies will have larger bandwidth, but a lower efficiency than lower switching frequencies. A switching frequency of 215 kHz was chosen as a trade off between bandwidth and efficiency. Using Equation 2 for the UC1825B-SP, R<sub>T</sub> and  $C_T$  were chosen to be 10 k $\Omega$  and 680 pF, respectively.

$$f_{osc} \approx \frac{1.46}{R_t \times C_t}$$
 (2)  
 $f_{osc} \approx \frac{1.46}{7.15 \text{ k}\Omega \times 680 \text{ pF}} = 215 \text{ kHz}$  (3)

#### 8.2.1.2 Transformer

The transformer of the design consists of two major values, turns ratio and primary side inductance. There is no minimum limit to the turns ratio of the transformer, just a maximum limit. The equation below will give the turns ratio as a function of duty cycle which if the maximum duty cycle of the converter is used will give you a maximum turns ratio. The UC1825B-SP design targeted a duty cycle of 30%. Since this design is for a dual output device the duty cycle must stay below 50%. If both outputs were running above 50% duty cycle they would have to overlap which is not possible for the topology. The equation of the turns ratio of the transformer is Equation 4.

$$N_{p \,s\,MAX} = \frac{2 \times V_{i\,n\,M\,I\,N} \times D_{I\,i\,m}}{(V_{o\,u\,t} + V_{D\,i\,o\,d\,e})}$$
(4)  
$$N_{p\,s\,MAX} = \frac{2 \times 22 \quad V \times 0.3}{(5 \quad V + 0.7 \quad V)} = 2.31$$
(5)

Often the turns ratio will slightly change in design due to how the transformer is manufactured. For the UC1825B-SP design a turns ratio of 2.2 was used. Another turns ratio that is important is the turns ratio of the auxiliary winding. The auxiliary winding is found by figuring out what positive voltage is needed from the auxiliary winding. Selecting this voltage lets one pick the turns ratio from the secondary to the auxiliary winding, which in turn allows for the turns ratio from primary to auxiliary to be found. The equation for the turns ratio is Equation 6.

$$N_{as} = \frac{N_{ps} \times V_{aux}}{V_{inMIN}}$$
(6)

$$N_{as} = \frac{2.2 \times 15 \ V}{22 \ V} = 1.5$$
(7)

An auxiliary winding of 1.5 was used for the UC1825B-SP design. The primary inductance of the transformer is found from picking an appropriate magnetizing current. The magnetizing current of the transformer is the amount of current drawn through the windings of the transformer when the output is open circuited. Decreasing the magnetizing current will increase the inductance of the transformer, perhaps to unreasonable values. Increasing the magnetizing current will cause efficiency to decrease. It is desirable to keep the magnetizing current low, thus 6% was picked for the design value. The equation for the auxiliary winding turns ratio is Equation 8.

$$L_{p} = \frac{N_{ps} \times V_{inMAX} \times D_{MIN}}{f_{osc} \times \mathscr{N}_{mag} \times I_{out}}$$
(8)

$$L_{p} = \frac{2.2 \times 48 \times 0.13}{215 \text{ kH} \text{ z} \times 0.06 \times 10} = 106 \text{ } \mu \text{ H}$$
(9)

There are quite a few physical limitations when making transformers that will affect the inductance value. For the UC1825B-SP design a primary inductance of 120  $\mu$ H was used. The output inductor was then picked based on the output inductor ripple current with Equation 10.

$$L_{inductor} = \frac{\left(\frac{V_{inMAX}}{N_{ps}} - V_{f} - V_{out}\right) \times D_{MIN}}{f_{osc} \times I_{out} \times \mathscr{V}_{ripple}}$$
(10)

$$L_{inductor} = \frac{(\frac{48 \text{ V}}{2.2} - 0.7 \text{ V} - 5 \text{ V}) \times 0.13}{215 \text{ kHz} \times 10 \text{ A} \times 0.45} = 2.14 \text{ }\mu\text{ H}$$
(11)

In the final design, a 2.2-µH inductor was used. The peak and primary currents of the transformer are also generally useful for figuring out the physical structure of the transformer, so equations are listed below. Note these equations are only true for continuous conduction mode. Peak currents are higher at the maximum input voltage while the RMS current is highest at the minimum input voltage. These are also idea values and don't take into account efficiency. Final designs needs to be optimized depending on the specific application requirements. Equations that show how to calculate these for this design are below:

$$I_{secMAX} = I_{out} + 0.5 \times \%_{ripple} \times I_{out}$$
(12)

$$I_{secMAX} = 10 A + 0.5 \times 0.445 \times 10 A = 12.23 A$$
(13)

$$I_{priMAX} = \frac{I_{secMAX} + 0.5 \times \%_{mag} \times I_{out}}{N_{ps}}$$
(14)

$$I_{priMAX} = \frac{12.23 \quad A + 0.5 \times 0.06 \times 10 \quad A}{2.2} = 5.7 \quad A$$
(15)

$$I_{secMAX(VinMIN)} = I_{out} + \frac{D_{MAX} \times \left(\frac{V_{inMIN}}{N_{ps}} - (V_{out} + V_{f})\right)}{2 \times f_{osc} \times L_{inductor}}$$
(16)



$$I_{secMAX(VinMIN)} = 10 A + \frac{0.285 \times (\frac{22 V}{2.2} - (5 V + 0.7 V))}{2 \times 215 k H z \times 2.2 \mu H} = 11.3 A$$
(17)

$$I_{priMAX(VinMIN)} = \frac{I_{secMAX(VinMIN)} + 0.5 \times \%_{mag} \times I_{out}}{N_{ps}}$$
(18)

$$I_{priMIN(VinMIN)} = \frac{11.3 \ A \ + 0.5 \times 0.06 \times 10}{2.2} = 5.27 \ A \tag{19}$$

$$I_{secMIN(VinMIN)} = I_{out} - \frac{D_{MAX} \times (\frac{V_{inMIN}}{N_{ps}} - (V_{out} + V_f))}{2 \times f_{osc} \times L_{inductor}}$$
(20)

$$I_{secMIN(VinMIN)} = 10 \quad A = \frac{0.285 \times (\frac{22 \quad V}{2.2} - (5 \quad V + 0.7 \quad V))}{2 \times 215 \quad k H z \times 2.2 \quad \mu H} = 8.7 \quad A$$
(21)

$$I_{priMIN(VinMIN)} = \frac{I_{secMIN(VinMIN)} - 0.5 \times \%_{mag} \times I_{out}}{N_{ps}}$$
(22)

$$I_{priMIN(VinMIN)} = \frac{8.7 \ A \ -0.5 \times 0.06 \times 10}{2.2} = 3.82 \ A \tag{23}$$

$$t_{o n M A X} = \frac{(V_{o u t} + V_{f}) \times N_{p s}}{2 \times f_{o s c} \times V_{i n M I N}}$$
(24)

$$t_{o n MAX} = \frac{(5 V + 0.7 V) \times 2.2}{2 \times 215 \ \text{kHz} \times 22 \ \text{V}} = 1.33 \ \mu \,\text{s}$$
(25)

$$m_{pri} = \frac{I_{priMAX(VinMIN)} - I_{priMIN(VinMIN)}}{t_{onMAX}}$$
(26)

$$m_{pri} = \frac{5.27 - 3.82}{1.33 \ \mu s} = 1090226 \ A/s$$
(27)

$$I_{priRMS} = D_{MIN} \times \left(\frac{(m_{pri} \times t_{onMAX})^2}{3} + \frac{m_{pri}}{2} \times I_{priMIN(VinMIN)} \times t_{onMAX} + I_{priMIN(VinMIN)}^2\right)$$
(28)

$$I_{priRMS} = 0.285 \times$$

$$\left(\frac{(1090226 \text{ A/s} \times 1.33 \text{ } \mu \text{ s})^2}{3} + \frac{1090226 \text{ } \text{ A/s}}{2} \times 3.82 \text{ } \text{A} \times 1.33 \text{ } \mu \text{ s} + (3.82 \text{ } \text{ A})^2\right) = 2.27 \text{ } \text{A}$$
(29)



#### 8.2.1.3 RCD and Diode Clamp

For the UC1825BEVM-CVAL a resistor and capacitor in combination with a diode was used to clamp the voltage of the switch node. The resistor and capacitor is generally a value that is found through testing, but starting values can be obtained. To figure out the resistor and capacitor needed for the RCD clamp, one must first decide how much the node is allowed to overshoot. The equation for finding the voltage of the clamp is Equation 30.

$$V_{clamp} = K_{clamp} \times N_{ps} \times (V_{out} + V_{Diode})$$
(30)

Note that  $K_{clamp}$  is recommended to be 1.5 as this will allow for only around 50% overshoot. Knowing the parasitic inductance of the transformer and how much the RCD clamp voltage is allowed to change over the switching cycle, can allow one to figuring out starting values for the resistor and capacitor using Equation 31 and Equation 32.

$$R_{clamp} = \frac{V_{clamp}^{2}}{\frac{1}{2} \times L_{leakage} \times I_{PriPeak}^{2} \times \frac{V_{clamp}}{V_{clamp} - N_{ps} \times (V_{out} + V_{Diode})} \times f_{osc}}$$
(31)

$$C_{clamp} = \frac{V_{clamp}}{\Delta V_{clamp} \times V_{clamp} \times R_{clamp} \times f_{osc}}$$
(32)

A starting value of 10% is generally used for  $\Delta V_{clamp}$ .

#### 8.2.1.4 Output Diode

The voltage stress by the converter on the diode can be found with Equation 33.

$$V_{\text{DiodeStress}} = V_{\text{out}} + \frac{V_{\text{inMAX}}}{N_{\text{ps}}}$$
(33)

$$V_{\text{DiodeStress}} = 5 \quad V + \frac{48 \quad V}{2.2} = 26.8 \quad V$$
 (34)

Note that any diode picked should have a voltage rating of well above this value as it does not include parasitic spikes in the equation. The UC1825-SP diode was picked to have a voltage rating of 60 V.

#### 8.2.1.5 Main Switching MOSFETs

Each switch applies the input voltage across the transformer and the voltage is then divided down by the turns ratio and applied to the secondary side. Since the magnitude of the voltage across the windings is the input voltage, when the switch is off the primary switching MOSFETs will see twice the input voltage as the voltage stress plus some amount of ringing. This means the MOSFETs chosen for a push-pull topology should have a voltage rating of about 2.5 to 3 times higher than the input voltage.

#### 8.2.1.6 Output Filter and Capacitance

For most designs, a ripple voltage is picked and the output capacitance is figured out from that value. The output capacitance value needs to be able to withstand a full output current step as well as keep the voltage ripple of the output low. The UC1825B-SP design started similar to that using the equations for voltage ripple and load step with Equation 35 and Equation 37.

$$C_{out} > \frac{I_{out} \times 2 \times D_{MAX}}{V_{Ripple} \times f_{osc}}$$

(35)



$$C_{o u t} > \frac{10 \quad A \times 2 \times 0.3}{50 \quad m \, V \times 200 \quad k \, H \, z} = 600 \quad \mu \, F$$
(36)

$$C_{out} > \frac{\Delta I_{step}}{2 \pi \times \Delta V_{out} \times f_{co}}$$
(37)

$$C_{out} > \frac{10 \text{ A}}{2 \pi \times 0.3 \text{ V} \times 5 \text{ kHz}} = 1060 \text{ } \mu \text{ F}$$
(38)

A value of around 1145  $\mu$ F was chosen to keep output voltage ripple low. Note that the output voltage ripple in the design was further decreased by adding an output filter and by adding an inductor after a small portion of the output capacitance. This was done in order to keep output voltage ripple as low as possible. Six ceramic capacitors were picked to be placed before the output filter and then the large tantalum capacitors with some small ceramics were added to be part of the output filter. The initial ceramics will help with the initial current ripple, but have a very large output voltage ripple. This voltage ripple will be attenuated by the inductor and capacitor combination placed between the ceramic capacitors and the output. The equations below allow for finding the amount of attenuation that will come from a specific output filter inductance. An inductance of 500 nH was chosen to attenuate the output voltage ripple. The value was chosen to put the resonant frequency pole well before the switching frequency of the design as well as the zero from the ESR of the bulk capacitors to provide more attenuation.

$$F_{resonant} = \frac{1}{2 \pi \times L_{Filter} \times C_{oBulk}}$$
(39)

$$F_{resonant} = \frac{1}{2\pi \times 0.5 \text{ nH} \times 1127 \mu \text{F}} = 6.7 \text{ kHz}$$
(40)

$$F_{Zero} = \frac{1}{2 \pi \times C_{oBulk} \times ESR_{oBulk}}$$
(41)

$$F_{Zero} = \frac{1}{2 \pi \times 1127 \ \mu F \times 0.009 \ \Omega} = 15.69 \ \text{kHz}$$
(42)

Attenuation<sub>fsw</sub> = 40 × log<sub>10</sub> (
$$\frac{f_{osc}}{f_{resonant}}$$
) - 20 × log<sub>10</sub> ( $\frac{f_{osc}}{f_{zero}}$ ) (43)

Attenuation<sub>fsw</sub> = 40 × log<sub>10</sub> 
$$\left(\frac{200 \text{ kHz}}{6.7 \text{ kHz}}\right)$$
 - 20 × log<sub>10</sub>  $\left(\frac{200 \text{ kHz}}{15.69 \text{ kHz}}\right)$  = 36.88 dB (44)

Sometimes the output filter can cause peaking at high frequencies. This can be damped by adding a resistor in parallel with the inductor which will decrease efficiency. For the UC1825B-SP design 0.5  $\Omega$  was used as a very conservative value. The resistance needed to damp the peaking can be calculated using the following equations:

$$\omega_{o} = \frac{2\left(C_{o\,C\,e\,r\,m} + C_{o\,B\,u\,l\,k}\right)}{L_{F\,ilt\,e\,r} \times C_{o\,C\,e\,r\,m} \times C_{o\,B\,u\,l\,k}}$$
(45)

$$\omega_{o} = \frac{2(19 \ \mu F + 1127 \ \mu F)}{500 \ n H \times 19 \ \mu F \times 1127 \ \mu F} = 463 \ k H z$$
(46)

$$R_{Filter} = \frac{R_{o} \times L_{Filter} \times (C_{oCerm} + C_{oBulk}) - \frac{L_{Filter}}{\omega_{o}}}{\frac{R_{o} \times (C_{oCerm} + C_{oBulk})}{\omega_{o}} - L_{Filter} \times C_{oCerm}}$$
(47)

$$R_{Filter} = \frac{0.5 \times 500 \text{ nH} \times (19 \ \mu\text{F} + 1127 \ \mu\text{F}) - \frac{500 \ \text{nH}}{463 \ \text{kHz}}}{\frac{0.5 \times (19 \ \mu\text{F} + 1127 \ \mu\text{F})}{463 \ \text{kHz}} - 500 \ \text{nH} \times 19 \ \mu\text{F}} = 0.232 \ \Omega$$
(48)

#### 8.2.1.7 Compensation

Type IIB compensation was picked for the topology, adding a pole and a zero to the frequency response. The location of where the pole and zero should be placed will depend on the desired crossover frequency and the ESR zero of the output capacitors. The zero in compensation should be placed at least a decade before the crossover frequency for the maximum phase boost. Note that compensation values were picked with a crossover frequency of 5 kHz in mind for this design. The pole from the compensation should be placed at the zero created by the ESR of the output capacitor.

$$f_{ZESR} = \frac{1}{2\pi \times C_{out} \times ESR} = \frac{1}{2\pi \times 1146 \ \mu F \times 0.009 \ \Omega} = 15.43 \ \text{kHz}$$
(49)

$$f_{pCOMP} = \frac{1}{2\pi \times R_{COMP} \times C_{HF}} = \frac{1}{2\pi \times 4.75 \text{ k}\Omega \times 2200 \text{ pF}} = 15.23 \text{ kHz}$$
(50)

$$f_{zCOMP} = \frac{1}{2\pi \times R_{COMP} \times C_{COMP}} = \frac{1}{2\pi \times 4.75 \text{ k}\Omega \times 0.12 \text{ }\mu\text{F}} = 279 \text{ Hz}$$
(51)

The zero from compensation was placed well before the 500-Hz mark which is appropriate. The pole from compensation was optimized while the circuit was tested and thus it was found that placing the pole a little bit earlier smoothed out the frequency response.

#### 8.2.1.8 Sense Resistor

The sense resistor is used to sense the ripple current from the transformer as well as shutdown the switching cycle if the peak current of the converter is over the current limit set. The voltage threshold of the CS pin is around 1 V and the shutdown current should be above the max current you expect. The max current limit will depend on the specific design. The equation used to find the max current limit is Equation 52.

$$R_{cs} = \frac{V_{CS Threshold}}{I_{limit}}$$
(52)

$$R_{CS} = \frac{1}{6.66} \frac{V}{A} = 0.15 \quad \Omega$$
(53)



# 8.3 Application Curves









Figure 8-6. Voltage Stress Across Main Switching MOSFETS Q1 and Q2

The test in Figure 8-6 was done with 48-V input and a 10-A output load.

TEXAS INSTRUMENTS www.ti.com

UC1825B-SP SLUSDD5A – APRIL 2019 – REVISED DECEMBER 2020



Figure 8-7. Output Voltage Ripple With 48 V<sub>IN</sub>

Output voltage ripple test in Figure 8-7 was done with 48-V input and 10-A output current.



UC1825B-SP SLUSDD5A – APRIL 2019 – REVISED DECEMBER 2020



Figure 8-8. Full Output Voltage Transient With 48 VIN

Full step up transient in Figure 8-8 was done with 48-V input and output current was stepped from 0 A to 10 A.



# 9 Power Supply Recommendations

The UC182B-SP is designed to operate from an input voltage supply range between 10 V and 30 V. This input supply should be well regulated. If the input supply is located more than few inches from the UC1825B-SP converter, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. A tantalum capacitor with a value of 100  $\mu$ F is a typical choice; however, this may vary depending upon the output power being delivered.

The UC1825B-SP controller can be used to convert power efficiently using any of several standard topologies such as push-pull, forward, half-bridge, or full bridge. Design tradeoffs of cost, size, and performance narrow the field to the one that is most appropriate. For a typical application, such as in Section 8.2, push-pull converter topology is highlighted.

# 10 Layout

### **10.1 Layout Guidelines**

Always use a low EMI inductor with a ferrite-type closed core. Some examples would be toroid and encased E core inductors. Open core can be used if they have low EMI characteristics and are located a bit more away from the low power traces and components. Make the poles perpendicular to the PCB as well if using an open core. Stick cores usually emit the most unwanted noise.

#### 10.1.1 Feedback Traces

Run the feedback trace as far from the inductor and noisy power traces as possible. The feedback trace should be as direct as possible and somewhat thick, which sometimes involves a trade-off, but keeping the feedback trace away from inductor EMI and other noise sources is more critical. Run the feedback trace on the side of the PCB opposite of the inductor with a ground plane separating the two.

#### 10.1.2 Input/Output Capacitors

When using a low-value ceramic input filter capacitor, it must be located as close as possible to the VIN pin of the IC. This will eliminate as much trace inductance effects as possible and give the internal IC rail a cleaner voltage supply. Some designs require the use of a feed-forward capacitor connected from the output to the feedback pin as well, usually for stability reasons. In this case, it must also be positioned as close as possible to the IC. Using surface-mount capacitors also reduces lead length and lessens the chance of noise coupling into the effective antenna created by through-hole components.

#### **10.1.3 Compensation Components**

External compensation components for stability must also be placed close to the IC. Surface mount components are recommended here as well for the same reasons discussed for the filter capacitors. Locate the surface-mount components away from the inductor.

#### 10.1.4 Traces and Ground Planes

Make all of the power (high current) traces as short, direct, and thick as possible. It is good practice on a standard PCB board to make the traces an absolute minimum of 15 mils (0.381 mm) per Ampere. The inductor, output capacitors, and output diode must be as close as possible to each other. This helps reduce the EMI radiated by the power traces due to the high switching currents through them. This will also reduce lead inductance and resistance as well, which in turn reduces noise spikes, ringing, and resistive losses that produce voltage errors. The grounds of the IC, input capacitors, output capacitors, and output diode (if applicable) must be connected close together directly to a ground plane. It would also be a good idea to have a ground plane on both sides of the PCB. This will reduce noise as well by reducing ground loop errors as well as by absorbing more of the EMI radiated by the inductor. For multilayer boards with more than two layers, a ground plane can be used to separate the power plane (where the power traces and components are) and the signal plane (where the feedback, compensation, and components are) for improved performance. On multilayer boards, the use of vias will be required to connect traces and different planes. It is good practice to use one standard via per

200 mA of current if the trace must conduct a significant amount of current from one plane to the other. Arrange the components so that the switching current loops curl in the same direction. Due to the way switching regulators operate, there are two power states. One state when the switch is on and one state when the switch is



off. During each state there will be a current loop made by the power components that are currently conducting. Place the power components so that during each of the two states the current loop is conducting in the same direction. This prevents magnetic field reversal caused by the traces between the two half-cycles and reduces radiated EMI.

#### 10.1.5 Ground Planes

Each output driver of these devices is capable of 2-A peak currents. Careful layout is essential for correct operation of the chip. A ground plane must be employed. A unique section of the ground plane must be designated for high di/dt currents associated with the output stages. This point is the power ground to which the PGND pin is connected. Power ground can be separated from the rest of the ground plane and connected at a single point, although this is not necessary if the high di/dt paths are well understood and accounted for. VCC must be bypassed directly to power ground with a good high frequency capacitor. The sources of the power MOSFET must connect to power ground as must the return connection for input power to the system and the bulk input capacitor. The output must be clamped with a high current Schottky diode to both VCC and PGND. Nothing else should be connected to power ground.

VREF must be bypassed directly to the signal portion of the ground plane with a good high frequency capacitor. TI recommends low ESR/ESL ceramic 1-mF capacitors for both VCC and VREF. All analog circuitry must likewise be bypassed to the signal ground plane. See Figure 10-1.



# 10.2 Layout Example

Figure 10-1. Ground Planes Diagram



# 11 Device and Documentation Support

# **11.1 Documentation Support**

# 11.1.1 Related Documentation

For related documentation see the following:

- Unitrode Application Note U-93, SLUA075
- Unitrode Application Note U-97, SLUA101
- Unitrode Application Note U-110, SLUA053

## **11.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **11.3 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### **11.4 Trademarks**

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)        | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5)              | Samples |
|------------------|--------|--------------|--------------------|------|----------------|------------------------|-------------------------------|--------------------|--------------|--------------------------------------|---------|
|                  | (1)    |              | -                  |      | •              | (_/                    | (6)                           | (-)                |              | (12)                                 |         |
| 5962R8768106V9A  | ACTIVE | XCEPT        | KGD                | 0    | 25             | RoHS & Green           | Call TI                       | N / A for Pkg Type | -55 to 125   |                                      | Samples |
| 5962R8768106VYC  | ACTIVE | CFP          | НКТ                | 16   | 1              | RoHS-Exempt<br>& Green | Call TI                       | N / A for Pkg Type | -55 to 125   | 5962R8768106VY<br>C<br>UC1825BHKT-SP | Samples |
| UC1825BHKT/EM    | ACTIVE | CFP          | НКТ                | 16   | 1              | RoHS-Exempt<br>& Green | Call TI                       | N / A for Pkg Type | 25 to 25     | UC1825BHKT/EM<br>EVAL ONLY           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

5-Jan-2022

# TUBE



#### \*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| 5962R8768106VYC | НКТ          | CFP (HSL)    | 16   | 1   | 506.98 | 26.16  | 6220   | NA     |
| UC1825BHKT/EM   | НКТ          | CFP (HSL)    | 16   | 1   | 506.98 | 26.16  | 6220   | NA     |

# **HKT0016A**



# **PACKAGE OUTLINE**

# CFP - 2.13 mm max height

CERAMIC DUAL FLATPACK



NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   This package is hermetically sealed with a metal lid. Lid and cavity are electrically isolated

- 4. The terminals are gold plated.
- 5. Falls within MIL-STD-1835 CDFP-F11A.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated